
AT32F413
Series Reference Manual
2022.06.27
Page 367
Rev 2.00
Bit 7: 6
TRACE_MODE
0x0
rw
Trace pin assignment control
00: Asynchronous mode
01: Snychronous mode with a data length of 1
10: Snychronous mode with a data length of 2
11: Snychronous mode with a data length of 4
Bit 5
TRACE_IOEN
0x0
rw
Trace pin assignment enable
0: No trace (default state)
1: Trace is enabled
Bit 4: 3
Reserved
0x0
resd Kept at its default value.
Bit 2
STANDBY_DEBUG
0x0
rw
Debug Standby mode control bit
0: The whole 1.2V digital circuit is unpowered in Standby
mode
1: The whole 1.2V digital circuit is not unpowered in
Standby mode, and the system clock is provided by the
internal RC oscillator (HICK)
Bit 1
DEEPSLEEP_DEBUG
0x0
rw
Debug Deepsleep mode control bit
0: In Deepsleep mode, all clcoks in the 1.2V domain are
disabled. When exiting from Deepsleep mode, the internal
RC oscillator (HICK) is enabled, and HICK is used as the
system clock source, and the software must reprogram the
system clock according to application requirements.
1: In Deepsleep mode, system clock is provided by the
internal RC oscillator (HICK). When exiting from
Deepsleep mode, HICK is used as the system clock
source, and the software must reprogram the system
clock. according to application requirements.
Bit 0
SLEEP_DEBUG
0x0
rw
Debug Sleep mode control bit
0: When entering Sleep mode, CPU HCLK clock is
disabled, but other clocks remain active. When exiting
from Sleep mode, it is not necessary to reprogram the
clock system.
1: When entering Sleep mode, all clocks keep running.