
AT32F413
Series Reference Manual
2022.06.27
Page 190
Rev 2.00
Figure 14-17
Upcounting mode and PWM mode A
0
1
2
3
...
31
32
0
1
2
3
...
31
32
0
1
2
3
COUNTER
31
32
0
1
...
PR[15:0]
C1ORAW
TMR_CLK
0
DIV[15:0]
32
110
C1OCTRL[2
:
0]
3
C1DT[15
:
0]
C1ORAW
0
0
CIDT[15
:
0]
C1ORAW
32
C1DT[15
:
0]
1
C1ORAW
>32
C1DT[15
:
0]
Figure 14-18
Up/down counting mode and PWM mode A
0
1
2
3
...
31
32
31
30
...
3
2
1
0
1
2
3
...
COUNTER
31
32
31
30
30
PR[15:0]
C1ORAW
TMR_CLK
0
DIV[15:0]
32
110
C1OCTRL[2
:
0]
3
C1DT[15
:
0]
C1ORAW
0
0
CIDT[15
:
0]
1
C1ORAW
≥
32
C1DT[15
:
0]
Figure 14-19
One-pulse mode
0
1
2
3
4
5
6
...
40
41
42
43
44
...
5F
60
61
0
COUNTER
61
PR[15
:
0]
42
C1DT[15
:
0]
TRGIN
C1ORAW
C1OUT
CxORAW clear
When the CxOSEN bit is set, the CxORAW signal for a given channel is cleared by applying a high level
to the EXT input. The CxORAW signal remains unchanged until the next overflow event.
This function can only be used in output capture or PWM modes, and does not work in forced mode.