
AT32F413
Series Reference Manual
2022.06.27
Page 365
Rev 2.00
Table 24-2
Trace function mode
TRACE
_MODE[1: 0]
PB3/JTDO/TR
ACESWO
PE2/TRAC
ECK
PE3/TRAC
ED[0]
PE4/TRAC
ED[1]
PE5/TRACE
D[2]
PE6/TRAC
ED[3]
00
Asynchronous
trace
TRACES
WO
Released (can be used as general-puspose I/Os)
01
Synchronous
trace
Released (can
be used as
general-
puspose I/Os)
TRAC
ECK
TRAC
ED[0]
Released (can be used as general-
puspose I/Os)
10
Synchronous
trace
TRAC
ECK
TRAC
ED[0]
TRAC
ED[1]
Released (can be used as
general-puspose I/Os)
11
Synchronous
trace
TRACE
CK
TRACE
D[0]
TRACE
D[1]
TRACE
D[2]
TRACE
D[3]
24.4 DEBUG registers
Table 24-3 shows debug register map and its reset values.
The peripheral registers can be accessed by words (32-bit).
Table 24-3
DEBUG register address and reset value
Register
Offset
Reset value
DEBUG_IDCODE
0xE004 2000
0xXXXX XXXX
DEBUG_CTRL
0xE004 2004
0x0000 0000
24.4.1 DEBUG device ID (DEBUG_IDCODE)
MCU integrates an ID code that is used to identify MCU’s revision. The DEBUG_IDCODE register is
mapped on the external PPB bus at address 0xE0042000. This code is accessible by the JTAG debug
port or SW debug port or by the user code.
Bit
Register
Reset value
Type
Description
Bit 31: 0 PID
0xXXXX XXXX ro
PID information
PID [31: 0]
AT32 part number
FLASH size
Packages
0x7003_0240
AT32F413RCT7
256KB
LQFP64
0x7003_01C1
AT32F413RBT7
128KB
LQFP64
0x7003_0242
AT32F413CCT7
256KB
LQFP48
0x7003_01C3
AT32F413CBT7
128KB
LQFP48
0x7003_0244
AT32F413KCU7-4
256KB
QFN32
0x7003_01C5
AT32F413KBU7-4
128KB
QFN32
0x7003_0106
AT32F413C8T7
64KB
LQFP48
0x7003_0247
AT32F413CCU7
256KB
QFN48
0x7003_01CA
AT32F413CBU7
128KB
QFN48