
AT32F413
Series Reference Manual
2022.06.27
Page 361
Rev 2.00
23.4.13 SDIO interrupt mask register (SDIO_INTEN)
The SDIO_INTEN register determines which status bit generates an interrupt by setting the
corresponding bit.
Bit
Register
Reset value
Type
Description
Bit 31: 23 Reserved
0x000
resd
Kept at its default value.
Bit 22
IOIFIEN
0x0
rw
SD I/O mode received interrupt enable
This bit is set or cleared by software to enable/disable the
SD I/O mode received interrupt function.
0: Disabled
1: Enabled
Bit 21
RXBUFIEN
0x0
rw
Data available in RxBUF interrupt enable
This bit is set or cleared by software to enable/disable the
Data Available in RxBUF Interrupt.
0: Disabled
1: Enabled
Bit 20
TXBUFIEN
0x0
rw
Data available in TxBUF interrupt enable
This bit is set or cleared by software to enable/disable the
Data Available in TxBUF Interrupt.
0: Disabled
1: Enabled
Bit 19
RXBUFEIEN
0x0
rw
RxBUF empty interrupt enable
This bit is set or cleared by software to enable/disable the
RxBUF empty interrupt.
0: Disabled
1: Enabled
Bit 18
TXBUFEIEN
0x0
rw
TxBUF empty interrupt enable
This bit is set or cleared by software to enable/disable the
TxBUF empty interrupt.
0: Disabled
1: Enabled
Bit 17
RXBUFFIEN
0x0
rw
RxBUF full interrupt enable
This bit is set or cleared by software to enable/disable the
RxBUF full interrupt.
0: Disabled
1: Enabled
Bit 16
TXBUFFIEN
0x0
rw
TxBUF full interrupt enable
This bit is set or cleared by software to enable/disable the
TxBUF full interrupt.
0: Disabled
1: Enabled
Bit 15
RXBUFHIEN
0x0
rw
RxBUF half full interrupt enable
This bit is set or cleared by software to enable/disable the
RxBUF half full interrupt.
0: Disabled
1: Enabled
Bit 14
TXBUFHIEN
0x0
rw
TxBUF half empty interrupt enable
This bit is set or cleared by software to enable/disable the
TxBUF half empty interrupt.
0: Disabled
1: Enabled
Bit 13
DORXIEN
0x0
rw
Data receive acting interrupt enable
This bit is set or cleared by software to enable/disable the
Data receive acting interrupt.
0: Disabled