
AT32F413
Series Reference Manual
2022.06.27
Page 221
Rev 2.00
14.2.5.2 DMA/interrupt enable register (TMRx_IDEN)
Bit
Register
Reset value
Type
Description
Bit 15:2
Reserved
0x0
resd
Kept at its default value
Bit 1
C1IEN
0x0
rw
Channel 1 interrupt enable
0: Disabled
1: Enabled
Bit 0
OVFIEN
0x0
rw
Overflow interrupt enable
0: Disabled
1: Enabled
14.2.5.3 Interrupt status register (TMRx_ISTS)
Bit
Register
Reset value
Type
Description
Bit 15: 10
Reserved
0x00
resd
Kept at its default value.
Bit 9
C1RF
0x0
rw0c
Channel 1 recapture flag
This bit indicates whether a recapture is detected when
C1IF=1. This bit is set by hardware, and cleared by writing
“0”.
0: No capture is detected
1: Capture is detected.
Bit 8: 2
Reserved
0x00
resd
Kept at its default value.
Bit 1
C1IF
0x0
rw0c
Channel 1 interrupt flag
If the channel 1 is configured as input mode:
This bit is set by hardware on a capture event. It is cleared
by software or read access to the TMRx_C1DT
0: No capture event occurs
1: Capture event is generated
If the channel 1 is configured as output mode:
This bit is set by hardware on a compare event. It is
cleared by software.
0: No compare event occurs
1: Compare event is generated
Bit 0
OVFIF
0x0
rw0c
Overflow interrupt flag
This bit is set by hardware on an overflow event. It is
cleared by software.
0: No overflow event occurs
1: Overflow event is generated.
14.2.5.4 Software event register (TMRx_SWEVT)
Bit
Register
Reset value
Type
Description
Bit 15: 2
Reserved
0x0000
resd
Kept at its default value.
Bit 1
C1SWTR
0x0
wo
Channel 1 event triggered by software
This bit is set by software to generate a channel 1 event.
0: No effect
1: Generate a channel 1 event.
Bit 0
OVFSWTR
0x0
wo
Overflow event triggered by software
This bit is set by software to generate an overflow event.
0: No effect
1: Generate an overflow event.