
AT32F413
Series Reference Manual
2022.06.27
Page 110
Rev 2.00
24
reserved
56
TMR1_CH1
88
TMR5_CH1
120
reserved
25
USART1_RX
57
TMR1_CH2
89
TMR5_CH2
121
reserved
26
USART1_TX
58
TMR1_CH3
90
TMR5_CH3
122
reserved
27
USART2_RX
59
TMR1_CH4
91
TMR5_CH4
123
reserved
28
USART2_TX
60
reserved
92
reserved
124
reserved
29
USART3_RX
61
TMR2_TRIG
93
reserved
125
reserved
30
USART3_TX
62
reserved
94
reserved
126
reserved
31
UART4_RX
63
TMR2_
OVERFLOW
95
reserved
127
reserved
32
UART4_TX
64
TMR2_CH1
96
reserved
9.4 DMA registers
shows DMA register map and their reset values.
These peripheral registers are accessible by byte (8 bits), half-word (16 bits) or word (32 bits).
Table 9-6
DMA register map and reset value
Register
Offset
Reset value
DMA_STS
0x00
0x0000 0000
DMA_CLR
0x04
0x0000 0000
DMA_C1CCTRL
0x08
0x0000 0000
DMA_C1DTCNT
0x0C
0x0000 0000
DMA_C1PADDR
0x10
0x0000 0000
DMA_C1MADDR
0x14
0x0000 0000
DMA_C2CTRL
0x1C
0x0000 0000
DMA_C2DTCNT
0x20
0x0000 0000
DMA_C2PADDR
0x24
0x0000 0000
DMA_C2MADDR
0x28
0x0000 0000
DMA_C3CTRL
0x30
0x0000 0000
DMA_C3DTCNT
0x34
0x0000 0000
DMA_C3PADDR
0x38
0x0000 0000
DMA_C3MADDR
0x3C
0x0000 0000
DMA_C4CTRL
0x44
0x0000 0000
DMA_C4DTCNT
0x48
0x0000 0000
DMA_C4PADDR
0x4C
0x0000 0000
DMA_C4MADDR
0x50
0x0000 0000
DMA_C5CTRL
0x58
0x0000 0000
DMA_C5DTCNT
0x5C
0x0000 0000
DMA_C5PADDR
0x60
0x0000 0000
DMA_C5MADDR
0x64
0x0000 0000
DMA_C6CTRL
0x6C
0x0000 0000
DMA_C6DTCNT
0x70
0x0000 0000
DMA_C6PADDR
0x74
0x0000 0000
DMA_C6MADDR
0x78
0x0000 0000