Revisions
ARM DDI 0388I
Copyright © 2008-2012 ARM. All rights reserved.
C-3
ID073015
Non-Confidential
Corrected byte address field entries.
.
Corrected interrupt signal descriptions.
Extended AXI USER descriptions.
•
•
•
.
Table C-2 Differences between issue A and issue B (continued)
Change
Location
Table C-3 Differences between issue B and issue C
Change
Location
Removed 2.8.1 LE and BE-8 accesses on a 64-bit wide bus.
-
Removed Chapter 4 Unaligned and Mixed-Endian Data Access
Support.
-
Removed the power management signal
BISTSCLAMP
.
-
Added dynamic high level clock gating.
Dynamic high level clock gating on page 2-9
Updated TLB information.
Table 1-1 on page 1-10, Table 4-10 on page 4-15,
Table 4-37 on page 4-44
Shortened ID_MMF3[15:12] description.
Memory Model Features Register 3 on page 4-49
Updated ACTLR to include reference to PL310 optimizations.
Auxiliary Control Register on page 4-64
Added information about a second replacement strategy. Selection done
by SCTLR.RR bit.
Extended event information.
Cortex-A9 specific events on page 4-32
Added
DEFLAGS[6:0]
page 4-37,
Added Power Control Register description.
Power Control Register on page 4-63
Added PL310 optimizations to L2 memory interface description.
Optimized accesses to the L2 memory interface
Added watchpoint address masking.
Added debug request restart diagram.
Effects of resets on debug registers
Added
CPUCLKOFF
information.
,Unregistered signals on page B-3
Added
DECLKOFF
information.
,Unregistered signals on page B-3
Added
MAXCLKLATENCY[2:0]
information.
Extended
PMUEVENT
bus description.
Performance monitoring signals
Added
PMUSECURE
and
PMUPRIV.
Performance monitoring signals
Updated description of serializing behavior of
DMB
.