Jazelle DBX registers
ARM DDI 0388I
Copyright © 2008-2012 ARM. All rights reserved.
5-3
ID073015
Non-Confidential
5.2
CP14 Jazelle register summary
In the Cortex-A9 implementation of the Jazelle Extension:
•
Jazelle state is supported.
•
The
BXJ
instruction enters Jazelle state.
shows the CP14 Jazelle registers. For all Jazelle register accesses, CRm and Op2 are
zero. All Jazelle registers are 32 bits wide.
See the
ARM Architecture Reference Manual
for information about the Jazelle Extension.
Table 5-1 CP14 Jazelle registers summary
Op1
CRn
Name
Type
Reset
Page
7
0
Jazelle ID Register (JIDR)
RW
a
0xF4100168
7
1
Jazelle OS Control Register (JOSCR)
RW
-
7
2
Jazelle Main Configuration Register (JMCR)
RW
-
7
3
Jazelle Parameters Register
RW
-
7
4
Jazelle Configurable Opcode Translation Table Register
WO
-