Signal Descriptions
ARM DDI 0388I
Copyright © 2008-2012 ARM. All rights reserved.
A-8
ID073015
Non-Confidential
A.7
AXI interfaces
In Cortex-A9 designs there can be two AXI master ports. The following sections describe the
AXI interfaces:
•
AXI Master0 signals data accesses
•
AXI Master1 signals instruction accesses
.
A.7.1
AXI Master0 signals data accesses
The following sections describe the AXI Master0 interface signals used for data read and write
accesses:
•
Write address channel signals for AXI Master0
•
•
Write response channel signals
•
Read address channel signals for AXI Master0
•
•
AXI Master0 Clock enable signals
Write address channel signals for AXI Master0
shows the AXI write address channel signals for AXI Master0.
Table A-8 Write address channel signals for AXI Master0
Name
I/O
Source or
destination
Description
AWADDRM0[31:0]
O
AXI system devices
Address.
AWBURSTM0[1:0]
O
Burst type = b01, INCR incrementing burst.
AWCACHEM0[3:0]
O
Cache type giving additional information about cacheable characteristics,
determined by the memory type and Outer cache policy for the memory region.
AWIDM0[1:0]
O
Request ID.