AD9854
Rev. E | Page 48 of 52
9
8
7
6
5
4
3
2
12
13
14
15
16
17
18
19
8D
1D
GN
D
: 1
0
11
1
EN
74HC574
C1
VCC
: 2
0
D0
D1
D2
D3
D4
D5
D6
D7
U8
1
3
5
9
11
13
7
74H
C
14
14
VCC
GN
D
2
4
6
8
10
12
1A
2A
3A
4A
5A
6A
1Y
2Y
3Y
4Y
5Y
6Y
GN
D
VC
C
U5
4
6
8
3
5
9
2
7
1
J1
1
36PI
N
C
O
N
N
G
N
D:
[19:
30]
11
13
10
12
14
A0
C0
A1
A2
A3
A4
A5
A6
A7
B6
B7
B5
B4
C1
C2
B3
C3
U6
U7
VC
C
R15
10k
Ω
R1
6
10k
Ω
R17
10k
Ω
VC
C
VC
C
GN
D
: 1
0
11
1
EN
74H
C574
C1
V
CC:
20
A
DDR
5
A
DDR
4
A
DDR
3
A
DDR
2
U9
VC
C
GN
D
: 1
0
11
1
EN
C1
74H
C574
VC
C: 2
0
RESET
UD
CL
K
PM
O
D
E
O
RAM
P
FD
A
TA
U4
74
H
C
125
D
GN
D
1G
1A
1Y
2G
2A
2Y
VCC
4G
4A
4Y
3G
3A
3Y
U2
GN
D
1
2
3
4
5
6
7
13
12
11
10
9
8
14
VCC
VC
C
U1
0
W1
1
ADD
R1
AD
DR0
W
14
W1
2
W1
3
W9
VCC
R18 10k
Ω
GN
D
W1
5
VC
C
RP1 10k
Ω
13
5
9
2
4
6
81
0
7
1
3
5
9
11
13
7
74H
C
14
14
VC
C
GN
D
2
4
6
8
10
12
1A
2A
3A
4A
5A
6A
1Y
2Y
3Y
4Y
5Y
6Y
GN
D
VC
C
1
3
5
9
11
13
7
74H
C
14
14
VC
C
GN
D
2
4
6
8
10
12
1A
2A
3A
4A
5A
6A
1Y
2Y
3Y
4Y
5Y
6Y
GN
D
VC
C
1
3
5
9
11
13
7
74
H
C
1
4
14
VCC
GN
D
2
4
6
8
10
12
1A
2A
3A
4A
5A
6A
1Y
2Y
3Y
4Y
5Y
6Y
GN
D
VC
C
9
8
7
6
5
4
3
2
12
13
14
15
16
17
18
19
8D
1D
9
8
7
6
5
4
3
2
12
13
14
15
16
17
18
19
8D
1D
31
32
36
VC
C
VC
C
VCC
WR
RD
00636-
069
Figure 65. Evaluation Board Schematic