![Altera Stratix III Скачать руководство пользователя страница 52](http://html1.mh-extra.com/html/altera/stratix-iii/stratix-iii_using-manual_2910857052.webp)
Page 52
Example Project Walkthrough
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
© November 2008
Altera Corporation
The series ODT features are available in settings of 34 and 40-
Ω
, although 40-
Ω
is not
supported by all vendors.
f
For additional information about the available settings of the ODT, output driver
impedance features and the timing requirements to drive the ODT pin in DDR3
SDRAM, refer to the respective memory data sheet .
In this setup, the transmitter (FPGA) is properly terminated with matching
impedance to the transmission line, thus eliminating any ringing or reflection. The
receiver (DDR3 SDRAM) is also properly terminated when the parallel ODT setting is
at 60-
Ω
.
illustrates the write operation to the DDR3 SDRAM with the ODT feature
turned on and using the 50-
Ω
series OCT feature of the Stratix III FPGA device.
In this setup, the driver's (DDR3 SDRAM) output impedance is set to 34-
Ω
(RZQ/7)
which combines with the on-DIMM series 15-
Ω
resistor to match the transmission line
resulting in optimal signal transmission to the receiver (FPGA). On the receiver
(FPGA) side, it is properly terminated with 50-
Ω
, which matches the impedance of the
transmission line, thus eliminating any ringing or reflection.
illustrates the read operation from the DDR3 SDRAM using the parallel
OCT feature of the Stratix III device.
Figure 22.
Write Operation Using Parallel ODT and 60-
Ω
Series OCT of the Stratix III FPGA Device
Driver
FPGA
V
REF
= 0.75
V
R
S
= 15
Driver
Receiver
DDR3 Component
DDR3 DIMM
50
120
120
50
34
Receiver
100
100
V
REF
= 0.75
V
Figure 23.
Read Operation From DDR3 SDRAM Using the DDR3 SDRAM Output Driver Impedance Control Feature and the
Stratix III Parallel OCT Feature
Receiver
FPGA
V
REF
= 0.75
V
R
S
= 15
Driver
Receiver
DDR3 Component
DDR3 DIMM
V
REF
= 0.75
V
120
120
100
100
50
34
Driver
50