Example Project Walkthrough
Page 51
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
shows the timing margin reported in the Quartus II software after adjusting
the phase setting of
clk6
.
The timing report shows that all the timing margins are met.
Determine Board Design Constraints and Perform Board-Level Simulations
Stratix III devices support both series and parallel OCT resistors to improve signal
integrity. Another benefit of the Stratix III OCT resistors is eliminating the need for
external termination resistors on the FPGA side. This feature simplifies board design
and reduces overall board cost. You can dynamically switch between the series and
parallel OCT resistor depending on whether the Stratix III devices are performing a
write or a read operation. The OCT features offer user-mode calibration to
compensate for any variation in voltage and temperature during normal operation to
ensure that the OCT values remain constant. The parallel and series OCT features of
the Stratix III devices are available in either a 25-
Ω
or 50-
Ω
setting.
f
For more information about the OCT features, refer to the
Stratix III Device I/O Features
chapter of the
Stratix III Device Handbook.
On DDR3 SDRAM, there is a parallel ODT feature that you can turn on when the
FPGA is writing to the DDR3 SDRAM (RQZ/7 or RZQ/6) and a calibrated output
impedance feature for when the FPGA is reading from the DDR3 SDRAM (RQZ/2 or
RZQ/4 or RZQ/6). The parallel ODT features are available in settings of 120, 60, 40,
30, and 20-
Ω
.
Figure 21.
Timing Margin Reported After Adjusting clk6