Example Project Walkthrough
Page 37
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
shows generation and board timing parameters.
8. Turn on
Enable dynamic parallel OCT
(see
) for this example as the
Stratix III memory demonstration board does not include discrete external
termination on the
DQ
,
DQS
,
DQS#
, or
DM
pins, as the board was designed to use
OCT.
9. Enter
240
in
Dedicated clock phase
for the
Address/Command Clock Setting
s.
Timing analysis shows that 240
°
is optimal for the Stratix III memory
demonstration board.
The settings in
Auto-Calibration Simulation Options
are for RTL simulation only
and are not applicable for gate-level simulation.
10. Click
Finish
to generate your MegaCore
®
function variation. The MegaWizard
Plug-In Manager generates all the files necessary for your DDR3 SDRAM
controller, and generates an example top-level design, which you may use to test
or verify board operation.
f
For detailed step-by-step instructions for parameterizing the DDR3 SDRAM
high-performance controller, refer to the
DDR3 SDRAM High-Performance Controller
Figure 11.
Set CK and CK# Generation and Board Timing Parameters