![Altera Stratix III Скачать руководство пользователя страница 49](http://html1.mh-extra.com/html/altera/stratix-iii/stratix-iii_using-manual_2910857049.webp)
Example Project Walkthrough
Page 49
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
shows the timing margin report in the TimeQuest Timing Analyzer window
after running the report timing script. The results are the same as the Quartus II
software results, as shown in
f
For more information about the TimeQuest Timing Analyzer window, refer to the
Quartus II TimeQuest Timing Analyzer
chapter in volume 3 of the
Quartus II Handbook
.
f
For detailed information about timing analysis, refer to
Analyzing Timing for External Memory Interfaces
.
Adjust Constraints
For example, if the timing margin report shows negative hold time on the address and
command datapath, adjusting the clock that is regulating the address and command
output registers can improve the hold margin on the address and command datapath.
To find out which clock is clocking the address and command registers, click on the
address and command report in the
Report
panel in TimeQuest timing analyzer and
select the path that violates the hold time, as shown in
Figure 19.
Timing Margin Report in TimeQuest Timing Analyzer