background image

  

ADM-

XP

 User Manual 

 

ADM-XR-IIPro  User Manual 

Page 25 of 29 

Version 0.2 

 

Pin  

Function 

UCF 

name 

Term 

Res  

VII Pro 

Pin 

Pin Function  UCF 

name 

Term  

Res 

VII Pro 

Pin 

Data[0] +ve 

User[0] 

R1 

E10 

Data[1] -ve 

User[2] 

R4 

H13 

Data[0] –ve 

User[1] 

D10 

Data[1] +-ve 

User[3] 

G13 

5 Data[2] 

+ve User[4] R3  E11 

6 Data[3] 

+ve User[6] R2 D13 

Data[2] –ve 

User[5] 

F11 

Data[3] -ve 

User[7] 

C13 

Data[4] +ve 

User[8] 

R5 

H10 

10 

Data[5] +ve 

User[10] 

R6 

L19 

11 

Data[4] –ve 

User[9] 

J10 

12 

Data[5] -ve 

User[11] 

M19 

13 

Data[6] +ve 

User[12] 

R7 

F10 

14 

Data[7] +ve 

User[14] 

R8 

K18 

15 

Data[6] –ve 

User[13] 

G10 

16 

Data[7] -ve 

User[15] 

L18 

17 

Data[8] +ve 

User[16] 

R9 

G9(5) 

18 

Data[9] +ve 

User[18] 

R10 

E13 

19 

Data[8] –ve 

User[17] 

H9(5) 

20 

Data[9] -ve 

User[19] 

F13 

21 Data[10]+ve User[20] R11  H12  22 Data[11] 

+ve User[22] R12  F9 

23 Data[10] 

–ve User[21]  - 

J12  24  Data[11] 

-ve User[23]  - 

E9 

25 Data[12]+ve User[24] R14  L13  26 Data[13] 

+ve User[26] R15  K13 

27 Data[12] 

–ve User[25]  - 

M13  28  Data[13] 

-ve User[27]  - 

J13 

29 Data[14]+ve User[28] R16  K12  30 Data[15] 

+ve User[30] R17  C11 

31 Data[14] 

–ve User[29]  - 

L12  32  Data[15] 

-ve User[31]  - 

C10 

33 

Single 0 

User[34] 

N/a 

D16 

34 

Clock[0] +ve 

User[32] 

R64 

F21 

35 

Single 1 

User[35] 

N/a 

E19 

36 

Clock[0] -ve 

User[33] 

G21 

37 

+5V fused 

 

 

 

38 

Single 2 

User[36] 

N/a 

C19 

 
 

Pin  

Function 

UCF 

name 

Term 

Res 

VII Pro 

Pin 

Pin  

Function 

UCF 

name 

Term 

Res 

VII Pro 

Pin 

39 

Data[16] +ve 

User[40] 

R19 

F17 

40 

Data[17] +ve 

User[42] 

R20 

G12 

41 Data[16] 

–ve User[41]  - 

G17  42  Data[17] 

-ve User[43]  - 

F12 

43 Data[18] 

+ve User[44] R23  C20 

44 Data[19] 

+ve User[46] R22  J20 

45 

Data[18] 

–ve 

User[45] 

- D20 46 

Data[19] 

-ve 

User[47] 

- H20 

47 

Data[20] +ve 

User[48] 

R25 

L17 

48 

Data[21] +ve 

User[50] 

R24 

E15 

49 Data[20] 

–ve User[49]  - 

K17  50  Data[21] 

-ve User[51]  - 

F15 

51 

Data[22] +ve 

User[52] 

R27 

H17 

52 

Data[23] +ve 

User[54] 

R26 

C14 

53 Data[22] 

–ve User[53]  - 

J17  54  Data[23] 

-ve User[55]  - 

C15 

55 

Data[24] +ve 

User[56] 

R29 

G18 

56 

Data[25] +ve 

User[58] 

R28 

L16 

57 Data[24] 

–ve User[57]  - 

H18  58  Data[25] 

-ve User[59]  - 

M16 

59 

Data[26] +ve 

User[60] 

R37 

E17 

60 

Data[27] +ve 

User[62] 

R30 

J16 

61 Data[26] 

–ve User[61]  - 

E18  62  Data[27] 

-ve User[63]  - 

K16 

63 

Data[28] +ve 

User[64] 

R41 

J19 

64 

Data[29] +ve 

User[66] 

R38 

H16 

65 Data[28] 

–ve User[65]  - 

K19  66  Data[29] 

-ve User[67]  - 

G16 

67 

Data[30] +ve 

User[68] 

R44 

G19 

68 

Data[31] +ve 

User[70] 

R42 

M18 

69 Data[30] 

–ve User[69]  - 

H19  70  Data[31] 

-ve User[71]  - 

M17 

71 Single 

3 User[37] 

N/a J27 72 

Clock[1] 

+ve 

User[72] 

R67 K21 

73 

Single 4 

User[38] 

N/a 

K27 

74 

Clock[1] –ve 

User[73] 

J21 

75 

+5V fused 

 

 

 

76 

Single 5 

User[39] 

N/a 

F19 

 
 

Pin  

Function 

UCF 

name 

Term 

Res 

VII Pro 

Pin 

Pin  

Function 

UCF 

name 

Term 

Res 

VII Pro 

Pin 

77 

Data[32] +ve 

User[74] 

R48 

G27 

78 

Data[33] +ve 

User[76] 

R45 

C28 

79 Data[32] 

–ve User[75]  - 

H27  80  Data[33] 

-ve User[77  - 

C29 

81 Data[34] 

+ve User[78] R50  K26 

82 Data[35] 

+ve User[80] R49  C30 

83 Data[34] 

–ve User[79]  - 

L26  84  Data[35] 

-ve User[81]  - 

D30 

85 

Data[36] +ve 

User[82] 

R52 

M24 

86 

Data[37] +ve 

User[84] 

R51 

M26 

87 Data[36] 

–ve User[83]  - 

L24  88  Data[37] 

-ve User[85]  - 

M25 

89 

Data[38] +ve 

User[86] 

R54 

E26 

90 

Data[39] +ve 

User[88] 

R53 

J26 

91 Data[38] 

–ve User[87]  - 

E25  92  Data[39] 

-ve User[89]  - 

H26 

93 

Data[40] +ve 

User[90] 

R56 

J31 

94 

Data[41] +ve 

User[92] 

R55 

K24 

95 Data[40] 

–ve User[91]  - 

H31  96  Data[41] 

-ve User[93]  - 

J24 

97 

Data[42] +ve 

User[94] 

R58 

G33 

98 

Data[43] +ve 

User[96] 

R57 

D23 

99 Data[42] 

–ve User[95]  - 

F33  100 Data[43] 

-ve User[97]  - 

C23 

101 

Data[44] +ve 

User[98] 

R60 

E34 

102 

Data[45] +ve 

User[100] 

R59 

H24 

103 Data[44] 

–ve User[99]  - 

F34  104  Data[45] 

-ve User[101]  - 

G24 

105 

Data[46] +ve 

User[102] 

R62 

J33 

106 

Data[47] +ve 

User[104] 

R63 

L25 

107 Data[46] 

–ve User[103]  - 

H33  108  Data[47] 

-ve User[105]  - 

K25 

109 

Single 6 

User[108] 

N/a 

D19 

110 

Clock[2] +ve 

User[106] 

R46 

G22 

111 

Single 7 

User[109] 

N/a 

E28 

112 

Clock[2] -ve 

User[107] 

F22 

113 

+5V fused 

 

 

 

114 

+5V fused 

 

 

 

 
 
 

Содержание ADM-XRC-II Pro

Страница 1: ...ADM XR IIPro User Manual Page 1 of 29 Version 0 2 ADM XRC II Pro ADM XP Hardware Manual...

Страница 2: ...irport Parkway Suite 470 San Jose CA 95110 USA Phone 408 467 5076 Fax 408 436 5524 Email support alpha data com Copyright 2002 2003 2004 Alpha Data Parallel Systems Ltd All rights reserved This public...

Страница 3: ...Revision History Revision Date Comments 0 1 Jul 04 Initial 0 1 DATA1 DATA8 DATA13 and DATA15 polarity swapped DATA38 pin nos swapped in Manual Clock pins updated for XP pinouts were XPL pinouts 0 2 N...

Страница 4: ...PGA 10 5 1 CONFIGURATION 10 5 2 CLOCKS 10 5 3 SDRAM DDR MEMORY 12 5 4 DDR2 SSRAM 13 5 5 FLASH MEMORY 14 5 6 POWER SUPPLY 14 6 FRONT PANEL I O 15 6 1 SAMTEC 180 CONNECTOR U8 15 6 2 ROCKETIO MULTI GIGAB...

Страница 5: ...and toolkits provided by Xilinx Flexible I O is the key to the ADM XRC II series of boards and the XP is compatible with a wide selection of XRM modules that use the 180 pin Samtec interface 1 1 Speci...

Страница 6: ...is powered up The ADM XP must be secured to the PMC motherboard using M2 5 screws in the four holes provided The PMC bezel through which the I O connector protrudes should be flush with the front pan...

Страница 7: ...e bridge and the target device The bridge is capable of 66MHz PCI or PCI X operation with 64 bit or 32 bit operation The local bus supports 64 bit at upto 80Mhz The target FPGA is a Virtex II PRO devi...

Страница 8: ...DDR DRAM and DDR2 SSRAM devices are clam shelled and appear on both sides of the board J5 Jtag Header J 1 X R M M E Z Z J 2 J 4 JP1 VIO Selection J 3 2V1500 Bridge 2VP70 2VP100 Target ZBT ZBT 1 Flash...

Страница 9: ...ignalling Virtex2Pro default 2 5V fast LVCMOS LVTTL lclk AT21 AF1 AF2 AG12 AF7 AD10 AD9 AC10 AC9 Signal Type Purpose lad 0 63 bidir Address and data bus lreset_l unidir Reset to target lads_l bidir In...

Страница 10: ...n the bridge and the target device mapped to the PCI bus This enables very rapid download of configuration data controlled by driver and API code in the host The maximum speed that can be achieved is...

Страница 11: ...lect 6S J22 IO_74P_0 GCLK6S 0 JP1 select 5P F22 IO_75N_0 GCLK5P 0 JP1 select 4S G22 IO_75P_0 GCLK4S 1 JP1 select 0S K21 IO_74P_1 GCLK0S 1 JP1 select 1P J21 IO_74N_1 GCLK1P 1 JP1 select 2S F21 IO_75P_1...

Страница 12: ...s for data and control and SSTL1 for address and clocks Please refer to the UCF for locations of the DDR pins Please note that the FPGA requires the Vref pins to be connected for correct data receptio...

Страница 13: ...SRAM Add0 0 21 Dq0 0 31 Bwe0 0 3 Cclk0 Cclkb0 Kclk0 Kclkb0 DDR2 SSRAM Bank1 DDR2 SSRAM Bank 2 DDR2 SSRAM Bank 3 The pins required for each SSRAM controller bank are listed below Name FPGA Pin Type Des...

Страница 14: ...O standard be used for the Flash Interface 2VP70 2VP100 FF1704 dq 0 15 RC28F256K3 Strataflash K3 Flash_rst_n ad 0 23 A0 Flash_oe_n Flash_we_n Flash_cs_n VIO Bank 3 4 VCCO 2 5V VCC 2V5 3V3 Flash_wp_n F...

Страница 15: ..._8N_1 1 2 IO_35N_1 C13 E10 IO_8P_1 3 4 IO_35P_1 D13 F11 IO_19N_1 5 6 IO_30P_1 H13 E11 IO_19P_1 7 8 IO_30N_1 G13 J10 IO_6N_1 9 10 IO_58N_1 M19 H10 IO_6P_1 11 12 IO_58P_1 L19 G10 IO_7N_1 13 14 IO_54N_1...

Страница 16: ...115 116 IO_78P_1 K14 BB40 MGT_SYS_TXP23 117 118 MGT_SYS_RXP23 BB39 BB41 MGT_SYS_TXN23 119 120 MGT_SYS_RXN23 BB38 Additional MGT channel provided using these pins FPGA Pin Signal Connector Pins Signal...

Страница 17: ...is given below FPGA Pin Signal Connector Pins Signal FPGA Pin A40 MGT_SYS_TXP2 1 2 MGT_SYS_RXP2 A39 A41 MGT_SYS_TXN2 3 4 MGT_SYS_RXN2 A38 A36 MGT_SYS_TXP3 5 6 MGT_SYS_RXP3 A35 A37 MGT_SYS_TXN3 7 8 MGT...

Страница 18: ...V25 AT25 REARIO 19 19 20 REARIO 18 AR25 AN25 REARIO 21 21 22 REARIO 20 AM25 AU26 REARIO 23 23 24 REARIO 22 AT26 AR26 REARIO 25 25 26 REARIO 24 AP26 AM26 REARIO 27 27 28 REARIO 26 AN26 AL25 REARIO 29 2...

Страница 19: ...3V3 signalling levels and has the following devices present in the scan chain hdr_TDI Bridge 2V1500 hdr_TMS hdr_TCK hdr_TDO Target 2VP70 2VP100 tck tms The standard XP is configured with the JTAG cha...

Страница 20: ...pin Mictor connector This connector is compatible with a wide range of Mictor connectors and is well suited to cabling systems from Precision Interconnect The differential pairs are routed on the XRM...

Страница 21: ...rd MII interface suitable for connection to MAC IP in the FPGA A management interface and reset is also provided LEDS are provided on the board and these indicate the following conditions when lit D1...

Страница 22: ...63 17 PAIR_9_P 1 D20 61 19 PAIR_9_N 1 F9 24 18 PAIR_10_P 1 E9 22 20 PAIR_10_N 1 L17 67 21 PAIR_11_P 1 K17 65 23 PAIR_11_N 1 C11 30 22 PAIR_12_P 1 C10 32 24 PAIR_12_N 1 J19 83 25 PAIR_13_P 1 K19 81 27...

Страница 23: ...PD 0 F22 99 RXD2 O PD 1 D19 92 RXD1 O PD 0 E28 94 RXD0 O PD 0 F28 96 TXEN I 0 C29 98 TXD0 I 0 C28 100 TXD1 I 0 J22 102 TXD2 I 0 K22 104 TXD3 I 0 L27 106 COL O PD 0 K27 107 CRS O PD 1 E13 18 MDC I PU 1...

Страница 24: ...st be taken when using these signal pins not to exceed the maximum ratings for the V2PRO device Each pair of I O signals is routed as shown below FPGA IO CON Rs Rs Rs Rs Rt Rt User 0 User 1 User 2 Use...

Страница 25: ...23 ve User 54 R26 C14 53 Data 22 ve User 53 J17 54 Data 23 ve User 55 C15 55 Data 24 ve User 56 R29 G18 56 Data 25 ve User 58 R28 L16 57 Data 24 ve User 57 H18 58 Data 25 ve User 59 M16 59 Data 26 ve...

Страница 26: ...e User 127 E30 134 Data 57 ve User 129 G25 135 Data 58 ve User 130 R79 L31 136 Data 59 ve User 132 R78 F31 137 Data 58 ve User 131 K31 138 Data 59 ve User 133 G31 139 Data 60 ve User 134 R81 G26 140 D...

Страница 27: ...d XRM IO146 allowing termination for LVPECL and BLVDS standards to be implemented on the XRM module rather than externally FPGA IO CON Rs Rs Rs Rs Rt Rt User 0 User 1 User 2 User 3 The default manufac...

Страница 28: ...e User 54 R26 C14 53 Data 22 ve User 53 J17 54 Data 23 ve User 55 C15 55 Data 24 ve User 56 R29 G18 56 Data 25 ve User 58 R28 L16 57 Data 24 ve User 57 H18 58 Data 25 ve User 59 M16 59 Data 26 ve User...

Страница 29: ...S_TXP15 N a BB8 133 MGT_SYS_RXN15 N a BB6 134 MGT_SYS_TXN15 N a BB9 135 MGT_SYS_RXP14 N a BB3 136 MGT_SYS_TXP14 N a BB4 137 MGT_SYS_RXN14 N a BB2 138 MGT_SYS_TXN14 N a BB5 139 MGT_SYS_RXP3 N a A35 140...

Отзывы: