ADM-XRC-9R1 User Manual
V1.7 - 16th Sept 2020
3.6 PL Interfaces
3.6.1 I/O Bank Voltages
The Target FPGA IO is arranged in banks, each with their own supply pins. The bank numbers, their voltage and
. Full details of the IOSTANDARD required for each signal are
given in the ADM-XRC-9R1 example design.
IO Banks
Voltage
Purpose
503
3.3V
Configuration, JTAG, Boot Mode Select
89
3.3V
PN6 GPIO
65, 66
1.2V
DRAM Banks 0-1
Table 16 : Target FPGA IO Banks
3.6.2 MGT Links
There are a total of 8 Multi-Gigabit Transceiver (MGT) links connected to the Target FPGA, and 4 links to the PS:
Links
Width
Connection
P6(7:0)
8
Direct link to XMC P6 lanes (7:0)
P5(7:0)
4
Direct link to XMC P4 lanes (3:0)
Table 17 : Target MGT Links
The connections of these links are shown in
For MGT Clocking see
Zynq RFSoC
MGT
MGT129
MGT128
XMC
P5
XMC
P6
MGT505
PCIe(3:0)
P6(3:0)
P6(7:4)
Figure 11 : MGT Links
Page 18
Functional Description
ad-ug-1353_v1_7.pdf