6. DMA Controller
59
REGISTER:
ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
DMA1TAR2
0F083h
R/W
Channel 1 target address bit 16
Channel 1 target address bit 17
Channel 1 target address bit 18
Channel 1 target address bit 19
Channel 1 target address bit 20
Channel 1 target address bit 21
Channel 1 target address bit 22
Channel 1 target address bit 23
ND
ND
ND ND ND
ND ND
ND
Channel 1 target address bits 16-23
0083h
Channel 1 Target Address Bits 16-23
REGISTER:
ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
---
DMA1TAR3
0F085h
R/W
Channel 1 target address bit 24
Channel 1 target address bit 25
Reserved
ND
ND
Reserved
Channel 1 target address bits 24-25
Channel 1 Target Address Bits 24-25
Channel 0 Byte Count Registers
REGISTER:
EXP ADDRESS:
AT ADDRESS:
ACCESS:
D7
D6
D5
D4
D3
D2
D1
D0
DMA0BYC0
0F001h
R/W, BP = 0
Channel 0 byte count bit 0
Channel 0 byte count bit 1
Channel 0 byte count bit 2
Channel 0 byte count bit 3
Channel 0 byte count bit 4
Channel 0 byte count bit 5
Channel 0 byte count bit 6
Channel 0 byte count bit 7
ND
ND
ND ND ND
ND ND
ND
Channel 0 byte count bits 0-7
0001h
Channel 0 Byte Count Bits 0-7