
Zynq-7000 PCB Design Guide
76
UG933 (v1.8) November 7, 2014
Appendix A:
Additional Resources and Legal Notices
°
ARM Debug Interface v5.1 Architecture Specification
°
ARM Debug Interface v5.1 Architecture Specification Supplement
°
ARM CoreSight Components TRM
– includes descriptions for embedded cross trigger
(ECT), embedded trace buffer (ETB), instrumentation trace macrocell (ITM), debug
access port (DAP), and trace port interface unit (TPIU)
°
ARM CoreSight PTM-A9 TRM
°
ARM CoreSight Trace Memory Controller Technical Reference Manual
°
ARM Generic Interrupt Controller v1.0 Architecture Specification
(IHI 0048B)
°
ARM Generic Interrupt Controller PL390 Technical Reference Manual
(DDI0416B)
°
ARM PrimeCell DMA Controller (PL330) Technical Reference Manual
°
ARM Application Note 239: Example programs for CoreLink DMA Controller DMA-330
°
ARM PrimeCell Static Memory Controller (PL350 series) Technical Reference Manual,
Revision r2p1, 12 October 2007
(ARM DDI 0380G)
• BOSCH, CAN Specification Version 2.0 PART A and PART B, 1991
• Cadence, Watchdog Timer (SWDT) Specification
• IEEE 802.3-2008 - IEEE Standard for Information technology-Specific requirements - Part
3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and
Physical Layer Specifications, 2008
•
Universal Serial Bus (USB) Specification, Revision 2.0
•
UTMI+ Low Pin Interface (ULPI) Specification, Revision 1.1
•
Enhanced Host Controller Interface (EHCI) Specification for USB, Revision 1.0
• SD Association, Part A2 SD Host Controller Standard Specification Ver2.00 Final 070130
• SD Association, Part E1 SDIO Specification Ver2.00 Final 070130
• SD Group, Part 1 Physical Layer Specification Ver2.00 Final 060509
Please Read: Important Legal Notices
The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the
maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS
ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF
MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether
in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related
to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special,
incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a
result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised
of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of
updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials
without prior written consent. Certain products are subject to the terms and conditions of Xilinx’s limited warranty, please refer to
Xilinx’s Terms of Sale which can be viewed at
http://www.xilinx.com/legal.htm#tos
; IP cores may be subject to warranty and support