
ZC702 Board User Guide
www.xilinx.com
52
UG850 (v1.2) April 4, 2013
Feature Descriptions
The LPC connections between FMC1 (J3) and XC7Z020 AP SoC U1 (
Table 1-28
) and between
FMC2 (J4) and XC7Z020 AP SoC U1 (
Table 1-29
) both implement a subset of this
connectivity:
•
68 single-ended or 34 differential user-defined signals (34 LA pairs, LA00–LA33)
•
0 GTX transceivers
•
0 GTX clocks
•
2 differential clocks
•
61 ground and 9 power connections
Table 1-28
shows the LPC connections between J3 and XC7Z020 AP SoC U1.
Table 1-28:
LPC Connections, FMC1 (J3) to XC7Z020 AP SoC U1
FMC1
J3 Pin
Net Name
XC7Z020 (U1)
Pin
J3 Pin
Net Name
XC7Z020 (U1)
Pin
C2
NC
D1
PWRCTL1_VCC4A_PG
C3
NC
D4
NC
C6
NC
D5
NC
C7
NC
D8
FMC1_LPC_LA01_CC_P
N19
C10
FMC1_LPC_LA06_P
J18
D9
FMC1_LPC_LA01_CC_N
N20
C11
FMC1_LPC_LA06_N
K18
D11
FMC1_LPC_LA05_P
N17
C14
FMC1_LPC_LA10_P
L17
D12
FMC1_LPC_LA05_N
N18
C15
FMC1_LPC_LA10_N
M17
D14
FMC1_LPC_LA09_P
M15
C18
FMC1_LPC_LA14_P
J16
D15
FMC1_LPC_LA09_N
M16
C19
FMC1_LPC_LA14_N
J17
D17
FMC1_LPC_LA13_P
P16
C22
FMC1_LPC_LA18_CC_P
D20
D18
FMC1_LPC_LA13_N
R16
C23
FMC1_LPC_LA18_CC_N
C20
D20
FMC1_LPC_LA17_CC_P
B19
C26
FMC1_LPC_LA27_P
C17
D21
FMC1_LPC_LA17_CC_N
B20
C27
FMC1_LPC_LA27_N
C18
D23
FMC1_LPC_LA23_P
G15
C30
FMC1_LPC_IIC_SCL
D24
FMC1_LPC_LA23_N
G16
C31
FMC1_LPC_IIC_SDA
D26
FMC1_LPC_LA26_P
F18
C34
GND
D27
FMC1_LPC_LA26_N
E18
C35
VCC12_P
D29
FMC1_LPC_TCK_BUF
C37
VCC12_P
D30
FMC_TDI_BUF
C39
VCC3V3
D31
FMC1_LPC_TDO_FMC2_LPC_TDI
D32
VCC3V3
D33
FMC1_LPC_TMS_BUF
D34
NC