![Xilinx Virtex-4 RocketIO User Manual Download Page 57](http://html1.mh-extra.com/html/xilinx/virtex-4-rocketio/virtex-4-rocketio_user-manual_3383739057.webp)
Embedded Tri-Mode Ethernet MAC User Guide
57
UG074 (v2.2) February 22, 2010
Client Interface
R
EMACCLIENT#RXCLIENTCLKOUT as an input, the divide-by-two clock signal is
generated. See
for more information.
shows the timing of a normal inbound frame transfer for the case with an even
number of bytes in the frame.
shows the timing of a normal inbound frame transfer for the case with an odd
number of bytes in the frame.
, EMAC#CLIENTRXDVLDMSW is used to denote
an odd number of bytes in the frame. The data valid signals are shown in the even byte
), EMAC#CLIENTRXDVLDMSW is
deasserted one clock cycle earlier compared to the EMAC#CLIENTRXDVLD signal, after
the reception of the frame. EMAC#CLIENTRXD[7:0] contains the data in this odd byte
case.
Figure 3-22:
16-Bit Receive (Even Byte Case)
CLIENTEMAC#RXCLIENTCLKIN
PHYEMAC#RXCLK
(CLIENTEMAC#RXCLIENTCLKIN/2)
EMAC#CLIENTRXD[15:0]
EMAC#CLIENTRXDVLD
DA
S
A
DATA
EMAC#CLIENTRXDVLDM
S
W
EMAC#CLIENTRXGOODFRAME
EMAC#CLIENTRXBADFRAME
u
g074_3_24_082007
Figure 3-23:
16-Bit Receive (Odd Byte Case)
CLIENTEMAC#RXCLIENTCLKIN
PHYEMAC#RXCLK
(CLIENTEMAC#RXCLIENTCLKIN/2)
EMAC#CLIENTRXD[15:0]
EMAC#CLIENTRXDVLD
DA
S
A
DATA
EMAC#CLIENTRXDVLD M
S
W
EMAC#CLIENTRXGOODFRAME
EMAC#CLIENTRXBADFRAME
u
g074_3_25_080805
www.BDTIC.com/XILINX