104
Embedded Tri-Mode Ethernet MAC User Guide
UG074 (v2.2) February 22, 2010
Chapter 4:
Physical Interface
R
MII Signals
An Ethernet MAC wrapper has all necessary pin connections to configure the primitive
into the media independent interface.
describes the MII interface signals.
Figure 4-5:
TX Acknowledge Register
Clock Ena
b
le
ACK seen here
Ethernet MAC expects it to
b
e held
u
ntil here
EMAC#CLIE
N
TTXACK
Registered
EMAC#CLIE
N
TTXACK
Data (
w
ith registered ACK)
D1
D1
D2
D2
D3
EMAC#CLIE
N
TTXGMIIMIICLKOUT
PHYEMAC#RXCLK
EMAC#PHYTXD
PHYEMAC#RXD
CLIE
N
TEMAC#TXCLIE
N
TCLKI
N
CLIE
N
TEMAC#RXCLIE
N
TCLKI
N
UG074_3_70_010906
Table 4-1:
MII Interface Signals
Signal
Direction
Description
MII_TXD[3:0]_#
Output
Transmits data to PHY
MII_TX_EN_#
Output
Transmits data enable to PHY
MII_TX_ER_#
Output
Transmits error signal to PHY
MII_TX_CLK_#
Input
Recovered transmit clock by PHY
MII_CRS_#
Input
Carrier sense control signal from PHY
MII_COL_#
Input
Collision detect control signal from PHY
MII_RX_CLK_#
Input
Recovered clock from data stream by PHY
MII_RXD[3:0]_#
Input
Receive data from PHY
MII_RX_DV_#
Input
Receive data valid control signal from PHY
MII_RX_ER_#
Input
Receive data error signal from PHY
www.BDTIC.com/XILINX