![Xilinx Virtex-4 RocketIO User Manual Download Page 5](http://html1.mh-extra.com/html/xilinx/virtex-4-rocketio/virtex-4-rocketio_user-manual_3383739005.webp)
UG074 (v2.2) February 22, 2010
Embedded Tri-Mode Ethernet MAC User Guide
11/11/06
1.5
• Book restructuring of Chapter 3 content:
•
Sections on Host, Client, and MDIO interfaces remain in
, now called
•
Pulled out section on Physical Interface to new
Chapter 4, “Physical Interface.”
•
Pulled out sections on Clock Frequency Support, Ethernet MAC Configuration, and Auto-
Negotiation Interrupt to new
Chapter 5, “Miscellaneous Functions.”
• Globally changed all instances of PHYEMAC#TXD to EMAC#PHYTXD.
• Section
: Added full-duplex qualifier for SGMII support.
•
: Added EMAC1 registers IRSTATUS, IRENABLE, MIIMWRDATA, and
MIIMCNTL.
• Updated/corrected
,
• Section
Chapter 4, “Physical Interface.”
• Corrected section
“1 Gb/s RGMII Clock Management” in Chapter 4
“10/100/1000 SGMII Clock Management” in Chapter 4:
The external, high-quality
reference clock for the RocketIO transceiver changed from 125 MHz to 250 MHz. The GT11
clock schemes are simplified as shown in
.
• Section
“1000BASE-X PCS/PMA (8-bit Data Client) Clock Management” in Chapter 4:
The
GT11 clock schemes are simplified as shown in
• Section
“1000BASE-X PCS/PMA Clock Management” in Chapter 4
: The external, high-
quality reference clock for the 16-bit Data Client MGT changed from 125 MHz to 250 MHz.
The GT11 clock schemes are simplified as shown in
.
•
: Corrected 4.8:7 Pause,
10
and
11
(reversed)
• Section
“MGT Elastic Buffer (Ring Buffer)” in Chapter 4
: Corrected underflow/overflow
marks, and as a result corrected maximum frame size (
).
“Transmit Clocking Scheme” in Chapter 5
: Corrected description of inputs used to
generate client-side clock.
“Reading the PHY Registers Using MDIO” in Chapter 6
: Corrected decode address.
• Section
“Writing to the PHY Registers Using MDIO” in Chapter 6
: Corrected register
address for EMAC1 Management Configuration; corrected decode address.
•
Chapter 7, “Using the Embedded Ethernet MAC”
updated.
03/27/07
1.6
•
: Removed Note (1).
•
: Revised Note (1).
•
: Removed exception from description of Length/Type Out of Range.
•
: Corrected default value for bit 31 (Promiscuous Mode Enable).
•
: Multiple revisions in block schematic diagram figures.
•
: Former section “1000BASE-X PCS/PMA (8-bit Data Client) Clock Management”
in Chapter 4
incorporated into section
•
: Consolidated “RISING” and “FALLING” RGMII signals into single signals with
revised descriptions. Added Note (1) to RGMII_TX_CTL_# and RGMII_RX_CTL_#.
Date
Version
Revision
www.BDTIC.com/XILINX