TMP91C824
91C824-137
2008-02-20
7 6 5 4 3 2 1 0
Bit symbol
RB8
EVEN
PE
OERR
PERR
FERR
SCLKS
IOC
Read/Write
R
R/W
R (Cleared to 0 when)
R/W
After
reset
Undefined
0 0 0 0 0 0 0
1: Error
Function Received
data bit8
Parity
0: Odd
1: Even
Parity
addition
0: Disable
1: Enable
Overrun
Parity Framing
0: SCLK1
1: SCLK1
0: Baud rate
generator
1: SCLK1
pin
input
Note: As all error flags are cleared after reading do not test only a single bit with a bit-testing instruction.
Figure 3.9.10 Serial Control Register (SIO1, SC1CR)
SC1CR
(0209H)
I/O interface input clock select
Framing error flag
Parity error flag
Overrun error flag
0
Transmits and receives
data on rising edge of SCLK1.
1
Transmits and receives
data on falling edge of SCLK1.
Edge selection for SCKL pin (I/O mode)
0
Disabled
1
Enabled
Parity addition enable
Even parity addition/check
0
Baud rate generator
1
SCLK1 pin input
Cleared to 0
when read
0
Odd parity
1
Even parity
Received data bit8