
THCV242_ Rev.2.00_E
Copyright
©
2019 THine Electronics, Inc. THine Electronics, Inc.
41/53
Security E
Internal Error / status signal monitoring register
Internal error or status signal can be monitored as register read value.
Error count register can be cleared by particular register write “1” access.
Table 29.
Internal Error / status signal monitoring register 1/2
Table 30.
Internal Error / status signal monitoring register 2/2
Addr(h)
bit
Register Name
width
R/W
Description
Default
0x00F1
[7:1] reserved
7
-
-
-
[0]
R_SLINK_FBETERR_CLR
1
W
Sub-Link FieldBET error count clear
1: Clear
-
0x00F2
[7:0] R_SLINK_FBETERR_NUM_UP
8
R
Sub-Link FieldBET error count parameter
-
0x00F3
[7:0] R_SLINK_FBETERR_NUM_DN
8
R
Sub-Link FieldBET error count =256×R_SLINK_FBETERR_NUM_UP<7:0>
+
R_SLINK_FBETERR_NUM_DN<7:0>
-
bit
Register Name
width
R/W
init
Description
0x17 4F
[7:4]
R_MLINK_CRC_ERRCLR
4
W
-
Main-Link CRC Error Counter Clear
1:Clear
[3:0]
R_MLINK_BET_ERRCLR
4
W
-
Main-Link BET Error Counter Clear
1:Clear
0x17 50
[7:0]
MLINK0_CRC_ERRNUM[15:8]
8
R
-
Main-Link(Lane0) CRC Error Number (Upper Byte)
0x17 51
[7:0]
MLINK0_CRC_ERRNUM[7:0]
8
R
-
Main-Link(Lane0) CRC Error Number (Low er Byte)
0x17 52
[7:0]
MLINK1_CRC_ERRNUM[15:8]
8
R
-
Main-Link(Lane1) CRC Error Number (Upper Byte)
0x17 53
[7:0]
MLINK1_CRC_ERRNUM[7:0]
8
R
-
Main-Link(Lane1) CRC Error Number (Low er Byte)
0x17 58
[7:0]
MLINK0_BET_ERRNUM[15:8]
8
R
-
Main-Link(Lane0) BET Error Number (Upper Byte)
0x17 59
[7:0]
MLINK0_BET_ERRNUM[7:0]
8
R
-
Main-Link(Lane0) BET Error Number (Low er Byte)
0x17 5A
[7:0]
MLINK1_BET_ERRNUM[15:8]
8
R
-
Main-Link(Lane1) BET Error Number (Upper Byte)
0x17 5B
[7:0]
MLINK1_BET_ERRNUM[7:0]
8
R
-
Main-Link(Lane1) BET Error Number (Low er Byte)
Adr