
THCV242_ Rev.2.00_E
Copyright
©
2019 THine Electronics, Inc. THine Electronics, Inc.
40/53
Security E
Table 28.
IC Internal selectable Error / status signal 3/3
R_ERR1/0_SEL[7:0]
Error signal
Description
0x40
MLINK_FS0
lane0, Frame Start
0x41
MLINK_FS1
lane1, Frame Start
0x42
Reserved
0x43
Reserved
0x44
MLINK_FE0
lane0, Frame End
0x45
MLINK_FE1
lane1, Frame End
0x46
Reserved
0x47
Reserved
0x48
MLINK_VDSK_NG0
lane0, Vsync synchronization NG flag
0x49
MLINK_VDSK_NG1
lane1, Vsync synchronization NG flag
0x4A
Reserved
0x4B
Reserved
0x4C
TOP_CKSUM_ERR
register checksum error
0x4D
Reserved
0x4E
Reserved
0x4F
Reserved
0x50
Reserved
0x51
Reserved
0x52
Reserved
0x53
Reserved
0x54
SLINK_PERR0
lane0, protocol error
0x55
SLINK_PERR1
lane1, protocol error
0x56
Reserved
0x57
Reserved
0x58
SLINK_TMOUT0
lane0, time out error
0x59
SLINK_TMOUT1
lane1, time out error
0x5A
Reserved
0x5B
Reserved