Usage Notes and Known Design Exceptions to Functional Specifications
Advisory 1.0.14
GMII_SEL and CPSW Related Pad Control Registers: Context of These Registers is
Lost During Transitions of PD_PER
Revisions Affected
1.0
Details
The GMII_SEL and CPSW related pad control registers listed below are reset to their
default state during transitions of peripheral power domain (PD_PER) while the
ISO_CONTROL bit in the RESET_ISO register is set to its default value (0b). This
occurs when the AM335x device enters or exits DeepSleep0.
REGISTER NAME
REGISTER ADDRESS
GMII_SEL
0x44E1_0650
CONF_GPMC_A0
0x44E1_0840
CONF_GPMC_A1
0x44E1_0844
CONF_GPMC_A2
0x44E1_0848
CONF_GPMC_A3
0x44E1_084C
CONF_GPMC_A4
0x44E1_0850
CONF_GPMC_A5
0x44E1_0854
CONF_GPMC_A6
0x44E1_0858
CONF_GPMC_A7
0x44E1_085C
CONF_GPMC_A8
0x44E1_0860
CONF_GPMC_A9
0x44E1_0864
CONF_GPMC_A10
0x44E1_0868
CONF_GPMC_A11
0x44E1_086C
CONF_GPMC_WAIT0
0x44E1_0870
CONF_GPMC_WPN
0x44E1_0874
CONF_GPMC_BEN1
0x44E1_0878
CONF_MII1_COL
0x44E1_0908
CONF_MII1_CRS
0x44E1_090C
CONF_MII1_RX_ER
0x44E1_0910
CONF_MII1_TX_EN
0x44E1_0914
CONF_MII1_RX_DV
0x44E1_0918
CONF_MII1_TXD3
0x44E1_091C
CONF_MII1_TXD2
0x44E1_0920
CONF_MII1_TXD1
0x44E1_0924
CONF_MII1_TXD0
0x44E1_0928
CONF_MII1_TX_CLK
0x44E1_092C
CONF_MII1_RX_CLK
0x44E1_0930
CONF_MII1_RXD3
0x44E1_0934
CONF_MII1_RXD2
0x44E1_0938
CONF_MII1_RXD1
0x44E1_093C
CONF_MII1_RXD0
0x44E1_0940
CONF_RMII1_REF_CLK
0x44E1_0944
CONF_MDIO
0x44E1_0948
CONF_MDC
0x44E1_094C
Workarounds
Re-initialize these registers after exiting DeepSleep0.
20
SPRZ360F – October 2011 – Revised November 2013
Sitara™ AM335x ARM
®
Cortex™-A8 Microprocessors (MPUs) (Silicon
Revision 2.1, 2.0, 1.0)
Copyright © 2011–2013, Texas Instruments Incorporated