Usage Notes and Known Design Exceptions to Functional Specifications
–
Clear the TIMER5 interrupt by setting bit 2 of the TIMER5 IRQSTATUS register
located at 0x4804_6028 to 1b.
–
Clear the TIMER6 interrupt by setting bit 2 of the TIMER6 IRQSTATUS register
located at 0x4804_8028 to 1b.
•
Disable all CPSW interrupts by clearing the C0_xx_EN field in the respective
C0_RX_EN/C0_TX_EN register.
•
Acknowledge the interrupt by writing the appropriate RX or TX vector to the
CPDMA_EOI_VECTOR register.
•
Process all received or transmitted packets.
•
Enable the desired CPSW interrupts in the C0_xx_EN field in the respective
C0_RX_EN/C0_TX_EN register.
16
SPRZ360F – October 2011 – Revised November 2013
Sitara™ AM335x ARM
®
Cortex™-A8 Microprocessors (MPUs) (Silicon
Revision 2.1, 2.0, 1.0)
Copyright © 2011–2013, Texas Instruments Incorporated