83
TR10a-LPQ User Manual
December
10,
2018
Figure 6-14 Screenshot of DMA Memory Test Result
10.
Type 99 followed by an ENTERY key to exit this test program
◼
Development Tools
⚫
Quartus Prime Standard 18.0
⚫
Visual C++ 2012
◼
Demonstration Source Code Location
⚫
Quartus Project: Demonstrations\PCIe_Fundamental
⚫
Visual C++ Project: Demonstrations\PCIe_SW_KIT\PCIE_FUNDAMENTAL
◼
FPGA Application Design
shows the system block diagram in the FPGA system. In the Qsys, Altera
PIO controller is used to control the LED and monitor the Button Status, and the On-
Chip memory is used for performing DMA testing. The PIO controllers and the On-Chip
memory are connected to the PCI Express Hard IP controller through the Memory-
Mapped Interface.