12
TR10a-LPQ User Manual
December
10,
2018
by the MAX 10 CPLD System Controller.
D5
LED_BOOT_PAGE
Illuminates when FPGA is configured by the
factory configuration bit stream.
D3
LED_PR_DONE
Illuminates when FPGA partial reconfiguration
is done
D4
LED_CvP_CONFIG_DONE
Illuminates when FPGA Configuration via
Protocol (CvP) is done
LED6
LED_FPGA_PDN
Illuminates when the temperature of the FPGA
is too high and exceeds the set value, the
FPGA power is automatically turned off.
D1
JTAG_LED
Indicates transmit or receive activity of the
JTAG chain. The LED flickers if the link is in
use and active.
D2
FAN_ALERT_n
Illuminates when the temperature of the FPGA
exceeds the set value.
◼
Setup PCI Express Control DIP switch
The PCI Express Control DIP switch (S1) is provided to enable or disable different
configurations of the PCIe Connector.
lists the switch controls and description.
Figure 2-4 Setup PCI Express Control DIP switch