31
TR10a-LPQ User Manual
December
10,
2018
QDRIIC_CQ_p
Echo clock P
1.8-V HSTL Class I
PIN_G35
QDRIIC_CQ_n
Echo clock N
1.8-V HSTL Class I
PIN_F35
QDRIIC_RPS_n
Report Select
1.8-V HSTL Class I
PIN_E26
QDRIIC_WPS_n
Write Port Select
1.8-V HSTL Class I
PIN_V33
QDRIIC_DOFF_n
PLL Turn Off
1.8-V HSTL Class I
PIN_ W31
QDRIIC_ODT
On-Die Termination
Input
1.8-V HSTL Class I
PIN_Y33
QDRIIC_QVLD
Valid Output Indicator
1.8-V HSTL Class I
PIN_K31
Table 2-13 QDRII+ SRAM D Pin Assignments, Schematic Signal Names, and
Functions
Schematic
Signal Name
Description
I/O Standard
Arria 10 GX
Pin Number
QDRIID_A0
Address bus[0]
1.8-V HSTL Class I
PIN_AT17
QDRIID_A1
Address bus[1]
1.8-V HSTL Class I
PIN_AU17
QDRIID_A2
Address bus[2]
1.8-V HSTL Class I
PIN_AV16
QDRIID_A3
Address bus[3]
1.8-V HSTL Class I
PIN_AV17
QDRIID_A4
Address bus[4]
1.8-V HSTL Class I
PIN_AU15
QDRIID_A5
Address bus[5]
1.8-V HSTL Class I
PIN_AV15
QDRIID_A6
Address bus[6]
1.8-V HSTL Class I
PIN_BA15
QDRIID_A7
Address bus[7]
1.8-V HSTL Class I
PIN_BA16
QDRIID_A8
Address bus[8]
1.8-V HSTL Class I
PIN_AY17
QDRIID_A9
Address bus[9]
1.8-V HSTL Class I
PIN_BA17
QDRIID_A10
Address bus[10]
1.8-V HSTL Class I
PIN_AW16
QDRIID_A11
Address bus[11]
1.8-V HSTL Class I
PIN_AY16
QDRIID_A12
Address bus[12]
1.8-V HSTL Class I
PIN_AW18
QDRIID_A13
Address bus[13]
1.8-V HSTL Class I
PIN_AY18
QDRIID_A14
Address bus[14]
1.8-V HSTL Class I
PIN_BC15
QDRIID_A15
Address bus[15]
1.8-V HSTL Class I
PIN_BD13
QDRIID_A16
Address bus[16]
1.8-V HSTL Class I
PIN_BD14
QDRIID_A17
Address bus[17]
1.8-V HSTL Class I
PIN_BC18
QDRIID_A18
Address bus[18]
1.8-V HSTL Class I
PIN_BD18
QDRIID_A19
Address bus[19]
1.8-V HSTL Class I
PIN_BD15
QDRIID_A20
Address bus[20]
1.8-V HSTL Class I
PIN_BD16
QDRIID_A21
Address bus[21]
1.8-V HSTL Class I
PIN_BC16