7
TR10a-LPQ User Manual
December
10,
2018
⚫
67-Mbits embedded memory
⚫
48 transceivers (12.5Gbps)
⚫
3,036 18-bit x 19-bit multipliers
⚫
1,518 Variable-precision DSP blocks
⚫
4 PCI Express hard IP blocks
⚫
768 user I/Os
⚫
384 LVDS channels
⚫
32 phase locked loops (PLLs)
◼
FPGA Configuration
⚫
On-board USB Blaster II for use with the Quartus Prime Programmer
⚫
MAX 10 CPLD System Controller and Fast Passive Parallel (FPP x16)
configuration
◼
Memory devices
⚫
40MB QDRII+ SRAM
⚫
128MB FLASH
◼
General user I/O
⚫
4 user controllable LEDs
⚫
2 user push buttons
⚫
2 user dip switches
◼
On-Board Clock
⚫
50MHz oscillator
⚫
Programming PLL providing clock for 40G QSFP+ transceiver
⚫
Programming PLL providing clock for PCIe transceiver
⚫
Programming PLL providing clocks for QDRII+ SRAM
◼
Four QSFP+ ports
⚫
Two QSFP+ connector (40 Gbps+)
◼
Dual PCI Express x8 edge connector
⚫
Support for Dual PCIe x8 Gen1/2/3
⚫
Edge connector for PC motherboard with x16 PCI Express slot