33
TR10a-LPQ User Manual
December
10,
2018
QDRIID_Q17
Read Data bus[17]
1.8-V HSTL Class I
PIN_AY13
QDRIID_BWS_n0
Byte Write select[0]
1.8-V HSTL Class I
PIN_AV10
QDRIID_BWS_n1
Byte Write select[1]
1.8-V HSTL Class I
PIN_AY9
QDRIID_K_p
Clock P
Differential 1.8-V
HSTL Class I
PIN_AW11
QDRIID_K_n
Clock N
Differential 1.8-V
HSTL Class I
PIN_AY12
QDRIID_CQ_p
Echo clock P
1.8-V HSTL Class I
PIN_AW15
QDRIID_CQ_n
Echo clock N
1.8-V HSTL Class I
PIN_AW14
QDRIID_RPS_n
Report Select
1.8-V HSTL Class I
PIN_AM15
QDRIID_WPS_n
Write Port Select
1.8-V HSTL Class I
PIN_AN15
QDRIID_DOFF_n
PLL Turn Off
1.8-V HSTL Class I
PIN_AT16
QDRIID_ODT
On-Die Termination Input
1.8-V HSTL Class I
PIN_AP15
QDRIID_QVLD
ValidOutput Indicator
1.8-V HSTL Class I
PIN_AV13
Table 2-14 QDRII+ SRAM E Pin Assignments, Schematic Signal Names, and
Functions
Schematic
Signal Name
Description
I/O Standard
Arria 10 GX
Pin Number
QDRIIE_A0
Address bus[0]
1.8-V HSTL Class I
PIN_BD30
QDRIIE_A1
Address bus[1]
1.8-V HSTL Class I
PIN_BD31
QDRIIE_A2
Address bus[2]
1.8-V HSTL Class I
PIN_AY28
QDRIIE_A3
Address bus[3]
1.8-V HSTL Class I
PIN_AY29
QDRIIE_A4
Address bus[4]
1.8-V HSTL Class I
PIN_BB30
QDRIIE_A5
Address bus[5]
1.8-V HSTL Class I
PIN_BC31
QDRIIE_A6
Address bus[6]
1.8-V HSTL Class I
PIN_BA29
QDRIIE_A7
Address bus[7]
1.8-V HSTL Class I
PIN_BA30
QDRIIE_A8
Address bus[8]
1.8-V HSTL Class I
PIN_AW28
QDRIIE_A9
Address bus[9]
1.8-V HSTL Class I
PIN_AW29
QDRIIE_A10
Address bus[10]
1.8-V HSTL Class I
PIN_BA32
QDRIIE_A11
Address bus[11]
1.8-V HSTL Class I
PIN_BB32
QDRIIE_A12
Address bus[12]
1.8-V HSTL Class I
PIN_AY31
QDRIIE_A13
Address bus[13]
1.8-V HSTL Class I
PIN_BA31
QDRIIE_A14
Address bus[14]
1.8-V HSTL Class I
PIN_AV28