S
UPER P4SDA+/P4SDM
User's Manual
4-10
Active to Precharge Delay
This item regulates the number of memory clock cycles allowed for memory
refresh charging. The options are "7", "6" and "5". Shorter timings increase
system memory throughput at the risk of lacking sufficient refresh charge.
DRAM RAS# to CAS# Delay
This item regulates the number of memory closk cycles between strobing a
row address (RAS) and a column address (CAS). Shorter numbers of clock
cycles improve system memory performance at the risk of missing data.
The options are "3" and "2".
DRAM RAS Precharge
This item regulates the number of system memory clock cycles for RAS
precharging. The options are "3" and "2".
DRAM Data Integrity Mode
This item regulates CPU access to the data stored in the protected area of
dynamic random access memory (DRAM) on the motherboard. To preserve
its integrity, critical system information is usually stored in a protected area
of memory. If set to the "ECC" mode, the CPU will have access to data
stored in the area when performing ECC (Error Correction/Checking)
activities. The options are "ECC" and "Non-ECC".
Memory Frequency For
This item regulates system memory frequency. The options are "PC100",
"PC133" and "Auto".
Buffer Strength Control
Highlight this field and press <Enter> to bring up the following settings
relating to buffer strength control. It is recommmended that you do not make
changes to these settings.
Summary of Contents for SUPER P4SDA+
Page 1: ...SUPER P4SDA SUPER P4SDM USER S MANUAL Revision 1 0a SUPER...
Page 9: ...Chapter 1 Introduction 1 3 Notes...
Page 10: ...1 4 SUPER P4SDA P4SDM User s Manual SUPER P4SDA Figure 1 1 SUPER P4SDA Image...
Page 11: ...Chapter 1 Introduction 1 5 SUPER P4SDM Figure 1 2 SUPER P4SDM Image...
Page 26: ...1 20 SUPER P4SDA P4SDM User s Manual Notes...
Page 46: ...2 20 SUPER P4SDA P4SDM User s Manual Notes...