2. Power Supply Sequencing
The Si5332 VDD_core voltages are VDD_DIG, VDD_XTAL, and VDDA. These 3 VDD_core pins must all use the
same
voltage. Power
supply sequencing between VDD_core and any VDDOx pin is allowed in any order. However, if desiring to minimize the “bring-up” time,
it is recommended that VDD_core is powered up first; this ensures that the NVM download is completed first and the I
2
C master can
communicate with the Si5332 slave. The figure below shows the Si5332 device power-up sequencing and expected device behavior.
Note that a blank (unconfigured) part will stop and wait to be configured with outputs disabled.
Outputs available and
stable
Time (system time delay)
for PLL clock
Time (system time delay)
for Oscillator startup/
Time (system time delay)
for input clock availability
Program Si5332 volatile
memory with a frequency
plan
Time (system time delay)
for NVM download
Power supplies for
VDDA, VDD_DIG, and
VDD_XTAL stable
Is this a blank part?
Figure 2.1. Power Supply Sequencing for Si5332
Si5332-AM1/2/3 Automotive Grade Device Reference Manual • Power Supply Sequencing
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
4
Rev. 0.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
4