Register Field Name
Address
Base
Bit
Length
R/W/RW
Description
Device Mode
ID0A_INTG
36
0
15
RW
The terms of an a + b/c desired divider set-
ting must be processed into ID0A_INTG,
ID0A_RES, and ID0A_DEN register terms.
INTG = floor(((a*c+b)*128/c) - 512).
READY if divider
is currently driving
the output, else,
READY/ACTIVE
ID0A_RES
38
0
15
RW
res = mod(b*128, c)
ID0A_DEN
3A
0
15
RW
den = c
ID0A_SS_ENA
3C
0
1
RW
Spread spectrum enable. This is the on-
ly bank configuration field which may be
changed dynamically while the bank is se-
lected as the active bank. Users may freely
enable/disable spread spectrum.
0 = spread spectrum disabled
1 = spread spectrum enabled
READY if divider
is currently driving
the output, else,
READY/ACTIVE
ID0A_SS_MODE
3C
1
2
RW
Spread spectrum mode.
0 = disabled
1 = center
2 = invalid
3 = down
ID0A_SS_STEP_NUM
3D
0
12
RW
Number of frequency steps in one quarter
SSC modulation period, allows for frequen-
cy step every output clock.
ID0A_SS_STEP_INTG
3F
0
5
RW
Divide ratio spread step size.
ID0A_SS_STEP_RES
40
0
15
RW
Numerator of spread step size error term.
Si5332-AM1/2/3 Automotive Grade Device Reference Manual • Si5332 Common Registers
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
38
Rev. 0.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
38