UX-A1000U
IACR1
0
0
0
0
0
D0
0
1
IACR2
0
0
0
0
0
D4
0
1
IACR3
0
0
0
0
0
D5
0
1
IAADD
0
0
0
0
0
CE
0, 1
0, 1
NOTES: *Registers to use when x=1. When x=2, add 10h.
(5) Modem block (CX20438)
Integrated Analog Control Resisters for CX20438
The CX20438 IA can be used as a Primary Integrated Analog (PIA) codec or as a Secondary Integrated Analog (SIA) codec, depending on the signal
connection with the SCE Controller ASIC device. In the SCE100 product, both the PIA and the SIA are packaged external to the SCE Controller device,
whereas in the SCE214V, the PIA is packaged with the SCE214V Controller and the SIA is external.
The CX20438 IA provides gain, filtering, internal analog switching, and an internally sourced microphone bias output. The IA is controlled by three
control registers and an address register located in internal RAM space which are accessed via the modem interface memory. These registers provide
individual controls for the IA’s inputs, outputs, gain settings, and switching.
The registers are located in internal DSP RAM. Each bit of each 8-bit IA control register has exactly the same meaning for the PIA and the SIA. The LSB
of each 16-bit address contents is used to control the PIA. The MSB of each 16-bit address contents is used to control the SIA.
The following table the PIA/SIA control register RAM access code.
5 – 8
Fig. 4 PIA/SIA Signal Flow Control
Register
SBRAMx
BRx
Crx
IOx
AREXx
ADDx
PIA Reg*
SIA Reg*
• For changes made to IACR1 tobe effective, the host must write to IAADD with a value of 0002h.
• For changes made to IACR2 tobe effective, the host must write to IAADD with a value of 0006h.
• For changes made to IACR3 tobe effective, the host must write to IAADD with a value of 0007h.
Configuration default values are shown below.
DEFAULT VALUE
CONFIGURATION
IACR1
IACR2
IACR3
V.17/V.33
1D9Eh
0008h
0000h
V.29
1D9Eh
0008h
0000h
V.27ter
1D9Eh
0008h
0000h
V.21 Ch. 2
1D9Eh
0008h
0000h
V.23/Caller ID
1D9Eh
0008h
0000h
Tone Transmit/Detect
1D9Eh
0008h
0000h
Voice/Audio Codec
0D16h
0008h
0000h
Speakerphone
0D16h
0008h
0000h
The following signal flow block diagram is for a signal IA and it applies to both PIA and SIA.
MICP
MICM
LINEIN
MIC/LINE SELECT
LINE IN ENABLE MIC ENABLE
GAIN
LINE OUT ENABLE
LPF
ADC
SOUT
0, 20, 25, 30 dB(MIC IN)
0dB(LINE IN)
LINE OUT
LINE
DRIVER
Mute, 0, -6, -12 dB
LINE IN
SELECT
SPKRP
SPEAKER
DRIVER
SPEAKER OUT ENABLE
SPKRM
RT
Loop
(1,1)
(1,0)
(1,0)
(1,1)
(0,1)
DAC
SIN
0, +4 dB
0, 6 dB
(0,0)
(0,0)
Summary of Contents for UX-A1000
Page 51: ...UX A1000U 3 13 M E M O ...
Page 81: ...UX A1000U Control PWB parts layout Top side 6 8 DRSNS BROWN ORGSNS ORANGE FRSNS RED ...
Page 82: ...UX A1000U Control PWB parts layout Bottom side 6 9 FU101 FU100 ...
Page 86: ...UX A1000U TEL LIU PWB parts layout Top side 6 13 TEL LIU PWB parts layout Bottom side ...
Page 91: ...UX A1000U P IN YELLOW FU1 GREEN 3 3V Printer PWB parts layout Top side 6 18 ...
Page 92: ...UX A1000U Printer PWB parts layout Bottom side 6 19 ...
Page 98: ...UX A1000U FPC FPC Ink PWB parts layout Top side Ink PWB parts layout Bottom side 6 25 ...