![North Atlantic 75DS2 Operation Manual Download Page 27](http://html.mh-extra.com/html/north-atlantic/75ds2/75ds2_operation-manual_1707616027.webp)
DLV Two/Four Channel (Module 5*)
75DS2 Operations Manual
North Atlantic Industries, Inc.
11/11/2011
Rev: 2011-11-11-1000
www.naii.com
Page 27 of 43
DLV Status, BIT Test
Check the corresponding bit of the
DLV BIT Test Status Register
for status of BIT (Test-Accuracy) Testing for
each active channel.
A ”1” means Accuracy Failed; “0” means Accuracy OK. Accuracy defaulted to 0.2% FS
output as compared to commanded position. Channels that are inactive are also set to “0”. The status bits will be
set to indicate an accuracy (0.2% FS) problem and the results can be read from
DLV Status Registers
within 2
seconds and if enabled, an interrupt will be generated (See
Interrupt Register)
.
This test continuously sequences between the channels on the card with each output being measured for
approximately 180mSec. If the measured position has an error greater the 0.2% FS, a flag will be set in the
appropriate register. If the input position is stepped more then 0.2% FS during a test cycle, the test cycle will not
generally indicate an error. Any DLV test status failure, transient or intermittent, will latch the
DLV Test Status
Register.
Reading will unlatch register.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
DLV Status, BIT Test
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
Excitation Loss Interrupt Enable
Set the bit to enable interrupts for the corresponding channel. When enabled, an excitation input loss (DLV
Status, Excitation) will trigger an interrupt. Default is “0” to disable interrupt on all channels. When Status Interrupt
is enabled, Status Interrupt is reported through the
Excitation Loss Interrupt
Vector.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Excitation Loss Interrupt Enable
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
Signal Loss Interrupt Enable
Set the bit to enable interrupts for the corresponding channel. When enabled, a signal input loss (DLV Status,
Signal Loss) will trigger an interrupt. Default is “0” to disable interrupt on all channels. When Status Interrupt is
enabled, Status Interrupt is reported through the
Signal Loss Interrupt
Vector.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Signal Loss Interrupt Enable
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
BIT Test Fail Interrupt Enable
Set the bit to enable interrupts for the corresponding channel. When enabled, a BIT Test Failure (DLV Status,
BIT Test) will trigger an interrupt. Default is “0” to disable interrupt on all channels. When Status Interrupt is
enabled, Status Interrupt is reported through the
BIT Test Loss Interrupt
Vector.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
BIT Test Fail Interrupt Enable
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
Phase Lock Loss Interrupt Enable
Set the bit to enable interrupts for the corresponding channel. When enabled, a Phase Lock Loss (DLV Status,
Phase Lock Loss) will trigger an interrupt. Default is “0” to disable interrupt on all channels. When Status Interrupt
is enabled, Status Interrupt is reported through the
Phase Lock Loss Interrupt
Vector.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Phase Lock Loss Interrupt Enable
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1