D/S One/Two Channel (Modules 1*, 2*, 3*, 4*)
75DS2 Operations Manual
North Atlantic Industries, Inc.
11/11/2011
Rev: 2011-11-11-1000
www.naii.com
Page 17 of 43
D/S Active Channel Select
Allows the
BIT Test Status
register
to be updated. For BIT status to work properly on an “active” channel, the D/S
channel must have a valid Reference source applied and the D/S channel power set to “ON” (so there is a valid
signal being generated). If channels are not being used, it is recommended that the channel BIT status report be
turned off (or set “Inactive”). Set the bit, corresponding to each channel to be monitored during BIT testing, in the
Active Channel Register for the particular D/S channel. “1” = Active; “0” = not used.
Note:
Omitting this step will produce false alarms because unused channels will set faults.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
D/S Active Channel Select
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
D/S Status, Reference Loss
Check the corresponding bit of the
D/S Reference Status
register for condition of the reference input for each
active channel. A ”1” means Reference has been lost, “0” means Reference is okay on active channels (
D/S
Active Channel Select
register). Channe
ls that are inactive are also set to “0”. Reference loss is detected within 2
seconds. Reference monitoring is always enabled. Any D/S reference loss detection, transient or intermittent, will
latch the
D/S Reference Status
register. Reading will unlatch the register.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
D/S Status, Reference Loss
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
D/S Status, Phase Lock Loss
Check the corresponding bit of the
D/S Phase Lock Loss Register
for condition of the phase lock between the
reference input and signal output for each active channel. A ”1” means Phase Lock Loss has occurred, “0”
means Phase Lock okay on active channels(
D/S Active Channel Select Register
). Channels that are inactive are
also set to “0”. (Phase Lock loss is detected within 2 seconds). Phase Lock monitoring is always enabled. Any
D/S Phase Lock Loss status failure, transient or intermittent, will latch the D/S Phase Lock Loss Status Register.
Reading will unlatch register.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
D/S Status, Phase Lock Loss
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1
D/S Set Phase Offset
The phase of each individual channel signal may be offset from the Reference signal. The phase may be adjusted
at a resolution of 0.1 deg / bit. Program the desired lead or lag in integer as a 2’s complement word format.
For
example
, if channel 1 output signal is to lead the reference signal by 1.6 degrees, program the corresponding
channel phase register to 16 (10h). If channel 1 output signal is to lag the reference signal by 1.6 degrees,
program the corresponding channel phase register to -16 (FFF0h). Phase shift range is -90 <= x <= 90.
Reference Loss Interrupt Enable
Set the bit to enable interrupts for the corresponding channel. When enabled, a reference input loss (
D/S Status,
Reference
) will trigger an interrupt. Default is “0” to disable interrupt on all channels. When Status Interrupt is
enabled, Status Interrupt is reported through the
Reference Loss Interrupt Vector
.
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Reference Loss Interrupt Enable
X
X
X
X
X
X
X
X
X
X
X
X
X
X
CH2
CH1