Computer Operating Properly (COP)
Technical Data
MC68HC908AB32
—
Rev. 1.0
356
Computer Operating Properly (COP)
MOTOROLA
20.4.5 Internal Reset
An internal reset clears the COP prescaler and the COP counter.
20.4.6 Reset Vector Fetch
A reset vector fetch occurs when the vector address appears on the data
bus. A reset vector fetch clears the COP prescaler.
20.4.7 COPD (COP Disable)
The COPD signal reflects the state of the COP disable bit (COPD) in the
configuration register 1. (See
20.4.8 COPRS (COP Rate Select)
The COPRS signal reflects the state of the COP rate select bit (COPRS)
in the configuration register 1. (See
COPRS — COP Rate Select Bit
COPRS selects the COP timeout period. Reset clears COPRS.
1 = COP timeout period is 2
18
– 2
4
CGMXCLK cycles
0 = COP timeout period is 2
13
– 2
4
CGMXCLK cycles
COPD — COP Disable Bit
COPD disables the COP module.
1 = COP module disabled
0 = COP module enabled
Address:
$001F
Bit 7
6
5
4
3
2
1
Bit 0
Read:
LVISTOP
R
LVIRSTD LVIPWRD
SSREC
COPRS
STOP
COPD
Write:
Reset:
0
0
0
0
0
0
0
0
R
= Reserved
Figure 20-2. Configuration Register 1 (CONFIG1)
Summary of Contents for MC68HC908AB32
Page 1: ...MC68HC908AB32 D REV 1 0 MC68HC908AB32 HCMOS Microcontroller Unit TECHNICAL DATA ...
Page 2: ......
Page 68: ...FLASH Memory Technical Data MC68HC908AB32 Rev 1 0 68 FLASH Memory MOTOROLA ...
Page 84: ...EEPROM Technical Data MC68HC908AB32 Rev 1 0 84 EEPROM MOTOROLA ...
Page 390: ...Ordering Information Technical Data MC68HC908AB32 Rev 1 0 390 Ordering Information MOTOROLA ...
Page 391: ......