Low-Voltage Inhibit (LVI)
Technical Data
MC68HC908AB32
—
Rev. 1.0
362
Low-Voltage Inhibit (LVI)
MOTOROLA
21.5 LVI Status Register (LVISR)
The LVI status register flags V
DD
voltages below the LVI
TRIPF
level
.
LVIOUT — LVI Output Bit
This read-only flag becomes set when V
DD
falls below the LVI
TRIPF
voltage for 32 to 40 CGMXCLK cycles. (See
clears the LVIOUT bit.
21.6 LVI Interrupts
The LVI module does not generate interrupt requests.
Address:
$FE0F
Bit 7
6
5
4
3
2
1
Bit 0
Read:
LVIOUT
0
0
0
0
0
0
0
Write:
Reset:
0
0
0
0
0
0
0
0
= Unimplemented
Figure 21-3. LVI Status Register (LVISR)
Table 21-1. LVIOUT Bit Indication
V
DD
LVIOUT
At level:
For number of CGMXCLK
cycles:
V
DD
> LVI
TRIPR
Any
0
V
DD
<
LVI
TRIPF
< 32 CGMXCLK cycles
0
V
DD
<
LVI
TRIPF
32 to 40 CGMXCLK cycles
0 or 1
V
DD
<
LVI
TRIPF
> 40 CGMXCLK cycles
1
LVI
TRIPF
<
V
DD
<
LVI
TRIPR
Any
Previous value
Summary of Contents for MC68HC908AB32
Page 1: ...MC68HC908AB32 D REV 1 0 MC68HC908AB32 HCMOS Microcontroller Unit TECHNICAL DATA ...
Page 2: ......
Page 68: ...FLASH Memory Technical Data MC68HC908AB32 Rev 1 0 68 FLASH Memory MOTOROLA ...
Page 84: ...EEPROM Technical Data MC68HC908AB32 Rev 1 0 84 EEPROM MOTOROLA ...
Page 390: ...Ordering Information Technical Data MC68HC908AB32 Rev 1 0 390 Ordering Information MOTOROLA ...
Page 391: ......