MOTOROLA
5-8
MC68HC05T16
TIMERS
5
Figure 5-2 Timer State Timing Diagram for Reset
Figure 5-3 Timer State Timing Diagram for Input Capture
$FFFC
$FFFD
$FFFE
$FFFF
INTERNAL
PROCESSOR
CLOCK
INTERNAL
RESET
T00
T01
T10
T11
COUNTER
(16 BIT)
RESET
(external or end of POR)
INTERNAL
TIMER
CLOCKS
Notes: RESET affects only the Counter register and Timer Control register.
INTERNAL
PROCESSOR
CLOCK
T00
T01
T10
T11
COUNTER
(16 BIT)
INTERNAL
TIMER
CLOCKS
$F123
$F124
$F125
$F126
$F127
$F125
$????
(SEE NOTE)
INPUT
EDGE
INTERNAL
CAPTURE
LATCH
INPUT
CAPTURE
REGISTER
INPUT
CAPTURE
FLAG
If the input edge occurs in the shaded area from one timer state T10 to the other timer state T10
the input capture flag is set during the next state T11.
Note:
TPG
48
Summary of Contents for MC68HC05T16
Page 2: ......
Page 14: ...MOTOROLA vi MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 12 ...
Page 16: ...MOTOROLA viii MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 14 ...
Page 18: ...MOTOROLA x MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 16 ...
Page 54: ...MOTOROLA 5 12 MC68HC05T16 TIMERS 5 THIS PAGE LEFT BLANK INTENTIONALLY TPG 52 ...
Page 64: ...MOTOROLA 6 10 MC68HC05T16 M BUS SERIAL INTERFACE 6 THIS PAGE LEFT BLANK INTENTIONALLY TPG 62 ...
Page 110: ...MOTOROLA 12 4 MC68HC05T16 LOW POWER MODES 12 THIS PAGE LEFT BLANK INTENTIONALLY TPG 108 ...
Page 116: ...MOTOROLA 13 6 MC68HC05T16 OPERATING MODES 13 THIS PAGE LEFT BLANK INTENTIONALLY TPG 114 ...