HOST INTERFACE (HI32)
HOST SIDE Programming Model
MOTOROLA
DSP56305 User’s Manual
6-49
In the PCI mode:
• In memory space read/write transactions, the HI32 occupies 16384 Dwords (see
Figure 6-2
). The HTXR FIFO and HRXS FIFO can be accessed by the host at 16377
Dword locations. These FIFOs appear to the external host as 16377 Dwords of
read/write memory. Registers are accessed as 32-bit Dwords.
• HAD1 and HAD0 should be zero during the address phase of a transaction. The
HI32 will respond with a target-disconnect transaction termination with the first
data phase if HAD1-HAD0
≠
$0 during the address phase.
• In configuration space read/write transactions, the HI32 occupies 64 Dwords (see
Figure 6-3
). The configuration registers are accessed as 32-bit Dwords, thus
HAD1 ad HAD0 must be zero during the address phase. The HI32 will ignore the
transaction if HAD1-HAD0
≠
$0 during the address phase of a configuration
transaction.
• In PCI host-to-DSP data transfers to the HI32 registers (HCTR, HSTR, HCVR and
all configuration space registers): disabled byte lanes (i.e. the corresponding byte
enable line is deasserted) are not written and the corresponding bytes do not
contain significant data.
• In HI32 to PCI agent data transfers, all four byte lanes are driven with data,
regardless of the value of the byte enables.
• In HCTR, HSTR, HCVR and configuration space register accesses: if all four byte
lanes are disabled the HI32 completes the data phase without affecting any flags
or data.
• In PCI DSP-to-host data transfers via the HRXS or HRXM, all four byte lanes are
driven with data, in accordance with FC1-FC0 or HRF1-HRF0 bits, regardless of
the value of the byte enable signals (HC3/HBE3-HC0/HBE0).
• In PCI host-to-DSP data transfers, data is written to the HTXR FIFO, in
accordance with FC1-FC0 or HTF1-HTF0 bits, regardless of the value of the byte
enable signals (HC3/HBE3-HC0/HBE0).
• The HI32 will not reach dead-lock due to illegal PCI events. Illegal PCI events
bring the HI32 Master and Target state machines to the IDLE state.
• As a PCI target the HI32 executes the PCI bus command as described in
Table 6-12:
Summary of Contents for DSP56305
Page 34: ...xxxii DSP56305 User s Manual MOTOROLA ...
Page 40: ...xxxvi DSP56305 User s Manual MOTOROLA ...
Page 41: ...MOTOROLA DSP56305 User s Manual 1 1 SECTION 1 DSP56305 OVERVIEW ...
Page 58: ...1 18 DSP56305 User s Manual MOTOROLA DSP56305 Overview DSP56305 Architecture Overview ...
Page 59: ...MOTOROLA DSP56305 User s Manual 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 98: ...2 40 DSP56305 User s Manual MOTOROLA Signal Connection Descriptions JTAG OnCE Interface ...
Page 99: ...MOTOROLA DSP56305 User s Manual 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 119: ...MOTOROLA DSP56305 User s Manual 4 1 SECTION 4 CORE CONFIGURATION ...
Page 144: ...4 26 DSP56305 User s Manual MOTOROLA Core Configuration JTAG Boundary Scan Register BSR ...
Page 145: ...MOTOROLA DSP56305 User s Manual 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 149: ...HOST INTERFACE HI32 MOTOROLA DSP56305 User s Manual 6 1 SECTION 6 HOST INTERFACE HI32 ...
Page 150: ...6 2 DSP56305 User s Manual MOTOROLA HOST INTERFACE HI32 ...
Page 259: ...MOTOROLA DSP56305 User s Manual 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 315: ...MOTOROLA DSP56305 User s Manual 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 347: ...MOTOROLA DSP56305 User s Manual 9 1 SECTION 9 TIMER EVENT COUNTER ...
Page 376: ...9 30 DSP56305 User s Manual MOTOROLA Timer Event Counter Timer Modes of Operation ...
Page 377: ...MOTOROLA DSP56305 User s Manual 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 411: ...MOTOROLA DSP56305 User s Manual 11 1 SECTION 11 JTAG PORT ...
Page 430: ...11 20 DSP56305 User s Manual MOTOROLA JTAG Port DSP56305 Boundary Scan Register ...
Page 431: ...Filter Co Processor MOTOROLA DSP56305 User s Manual 12 1 SECTION 12 FILTER CO PROCESSOR ...
Page 471: ...VITERBI CO PROCESSOR MOTOROLA DSP56305 User s Manual 13 1 SECTION 13 VITERBI CO PROCESSOR ...
Page 522: ...13 52 DSP56305 User s Manual MOTOROLA VITERBI CO PROCESSOR References ...
Page 554: ...14 32 DSP56305 User s Manual MOTOROLA CYCLIC CODE CO PROCESSOR Configuration Examples ...
Page 555: ...MOTOROLA DSP56305 User s Manual A 1 APPENDIX A BOOTSTRAP CODE ...
Page 568: ...A 14 DSP56305 User s Manual MOTOROLA Bootstrap Code ...
Page 569: ...Equates MOTOROLA DSP56305 User s Manual B 1 APPENDIX B EQUATES ...
Page 589: ...MOTOROLA DSP56305 User s Manual C 1 APPENDIX C JTAG BSDL ...
Page 590: ...C 2 DSP56305 User s Manual MOTOROLA JTAG BSDL ...
Page 600: ...C 12 DSP56305 User s Manual MOTOROLA JTAG BSDL ...
Page 601: ...MOTOROLA DSP56305 User s Manual D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 602: ...D 2 DSP56305 User s Manual MOTOROLA PROGRAMMING REFERENCE ...
Page 661: ...Y MOTOROLA DSP56305 User s Manual Index 11 ...
Page 662: ...Y Index 12 DSP56305 User s Manual MOTOROLA ...