
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
62
Name: HT bus receive address window 1 is enabled (external access)
Table 10-19 HT bus receive address window 1 enable (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image1_en 1
0x0
R / W HT bus receives address window 1, enable signal
30
ht_rx_image1_
trans_en
1
0x0
R / W HT bus receives address window 1, map enable signal
29: 0
ht_rx_image1_
trans [53:24]
30
0x0
R / W HT bus receive address window 1, the mapped address [53:24]
Offset: 0x6c
Reset value: 0x00000000
72
Page 77
Godson 3A2000 / 3B2000 Processor User Manual Part 1
Name: HT bus receive address window 1 base address (external access)
Table 10-20 HT bus receive address window 1 base address (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image1_
base [39:24]
16
0x0
R / W HT bus receive address window 1, address base address [39:24]
15: 0
ht_rx_image1_
mask [39:24]
16
0x0
R / W HT bus receive address window 1, address masked [39:24]
Offset: 0x70
Reset value: 0x00000000
Name: HT bus receive address window 2 enable (external access)
Table 10-21 HT Bus Receive Address Window 2 Enable (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image2_en 1
0x0
R / W HT bus receives address window 2, enable signal
30
ht_rx_image2_
trans_en
1
0x0
R / W HT bus receives address window 2, map enable signal
29: 0
ht_rx_image2_
trans [53:24]
16
0x0
R / W HT bus receive address window 2, the translated address [53:24]
Offset: 0x74
Reset value: 0x00000000
Name: HT bus receive address window 2 base address (external access)
Table 10-22 HT bus receive address window 2 base address (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image2_
base [39:24]
16
0x0
R / W HT bus receive address window 2, address base address [39:24]
15: 0
ht_rx_image2_
mask [39:24]
16
0x0
R / W HT bus receive address window 2, address masked [39:24]
Offset: 0x148
Reset value: 0x00000000
Name: HT bus receive address window 3 enable (external access)
Table 10-23 HT Bus Receive Address Window 3 Enable (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image3_en 1
0x0
R / W HT bus receives address window 3, enable signal
30
ht_rx_image3_
trans_en
1
0x0
R / W HT bus receives address window 3, mapping enable signal
73