56
Setting
Description
PCI Express GEN2 Device Register Settings
Completion Timeout
In device Functions that support Completion Timeout programmability, allows system
software to modify the Completion Timeout value. ‘Default’ 50us to. 50ms. If ‘Shorter’ is
selected, software will use shorter timeout ranges supported by hardware. If ‘Longer’ is
selected, software will use longer timeout ranges.
ARI Forwarding
If supported by hardware and set to ‘Enabled’, the Downstream Port disables its
traditional Device Number filed being 0 enforcement when turning a Type1
Configuration. Request into a Type0 Configuration Request, permitting access to
Extended Functions in an ARI Device immediately below the Port.
Default value: ‘
Enabled
’.
Atomicop Requester Eanble
If supported by hardware and set to ‘Enabled’, this function initiates AtomicOp Requests
only if Bus Master Enable bit is in theCommand Register Set.
Default value: ‘
Disabled
’.
Atomicop Egress Blocking
If supported by hardware and set to ‘Enable’, outbound AtomicOp Requests via Egress
Ports will be blocked.
Default value: ‘
Disabled
’.
IDO Request Enable
If supported by hardware and set to ‘Enable’, this permits setting the number of ID-Based
Ordering (IDO) bit (Attribute[2]) requests to be initiated.
Default value: ‘
Disabled
’.
IDO Completion Enable
If supported by hardware and set to ‘Enable’, this permits setting the number of ID-Based
Ordering (IDO) bit (Attribute[2]) requests to be initiated.
Default value: ‘
Disabled
’.
LTR Mechanism Enable
If supported by hardware and set to ‘Enable’, this enables the Latency Tolerance
Reporting (LTR) Mechanism.
Default value: ‘
Disabled
’.
End-End TLP Prefix Blocking
If supported by hardware and set to ‘Enable’, this function will block forwarding of TLPs
containing End-End TLP Prefixes.
Default value: ‘Disabled’.
PCI Express GEN2 Link Register Settings
Target Link Speed
If supported by hardware and set to ‘Force to X.X GT/s’ for Downstream Ports, this sets
an upper limit on Link operational speed by restricting the values advertised by the
Upstream component in itstraining sequences.
When ‘
Auto
’ is selected HW initialized data will be used.
The options are:
Auto
, ‘Force to 2.5 GT/s’, ‘Force to 5.0 GT/s’, ‘Force to 8.0 GT/s’, and
‘Force to 16.0 GT’s’.
Clock Power Management
If supported by hardware and set to ‘Enable’, the device is permitted to use CLKREQ#
signal for power management of Link clock in accordance to protocol.
Default value: ‘
Disabled
’.
Compliance SOS
If supported by hardware and set to ‘Enable’, this will force LTSSM to send SKP Ordered
Sets between sequences when sending Compliance Pattern or Modified Compliance
Pattern.
Default value: ‘
Disabled
’.
Hardware Autonomous Width
If supported by hardware and set to ‘Disabled’, this will disable the hardware’s ability to
change link width except width size reduction for the purpose of correcting unstable link
operation. The default setting is ‘
Enabled
’.
Summary of Contents for ThinkSystem HR350A
Page 37: ...37 ...
Page 55: ...55 3 4 7 2 PCI Express GEN 2 Settings ...
Page 59: ...59 ...
Page 62: ...62 ...
Page 66: ...66 Entering this menu item will allow users to configure the device parameters ...
Page 71: ...71 Patrol Scrub Enable disable Patrol Scrub for DDR controller ...
Page 85: ...85 3 9 3 View FRU Information ...
Page 89: ...89 ...
Page 97: ...97 Figure 2 Configuring IE ESC step 2 Figure 3 Configuring IE ESC step 3 ...
Page 118: ...118 3 Select Restore Configuration and upload the downloaded backup files ...
Page 120: ...120 ...
Page 123: ...123 Select OK to continue ...