![Infineon OPTIREG TLF30681QVS01 Manual Download Page 98](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183098.webp)
9.1.3.1
Register DEVCTRL
DEVCTRL
RMAP: X
Address:
34
H
Device state control
PAGE: 1
Reset Value:
00
H
7
6
5
4
3
2
1
0
VM2EN
VM1EN
BOOST1EN
BUCK2EN
nu
STATEREQ
rw
rw
rw
rw
r
rw
Field
Bits
Type
Description
VM2EN
7
rw
External voltage monitoring 2 enable request
0
H
, disable
1
H
, enable
Reset: 0
H
VM1EN
6
rw
External voltage monitoring 1 enable request
0
H
, disable
1
H
, enable
Reset: 0
H
BOOST1EN
5
rw
Boost1 enable request
0
H
, disable
1
H
, enable
Reset: 0
H
BUCK2EN
4
rw
Buck2 enable request
0
H
, disable
1
H
, enable
Reset: 0
H
nu
3
r
Not used
STATEREQ
2:0
rw
Device state request
00
H
Reserved
01
H
, ACTIVE state
02
H
Reserved
03
H
, DISABLED state
04
H
Reserved
05
H
Reserved
06
H
Reserved
07
H
, LOCKED state
Reset: 00
H
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
SPI registers
Datasheet
98
Rev. 1.0
2020-04-08