![Infineon OPTIREG TLF30681QVS01 Manual Download Page 91](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183091.webp)
9.1.1.4
Register PWDCFG0
PWDCFG0
RMAP: X
Address:
06
H
Protected watchdog configuration 0
PAGE: 2
Reset Value:
9B
H
7
6
5
4
3
2
1
0
WWDETHR
WWDEN
nu
WWDTSEL
WDCYC
rwp
rwp
r
rwp
rwp
Field
Bits
Type
Description
WWDETHR
7:4
rwp
Window watchdog error threshold
0
H
0
1
H
1
...
F
H
15
Reset: 9
H
WWDEN
3
rwp
Window watchdog enable
0
B
, disabled
1
B
, enabled
1
B
nu
2
r
Not used
WWDTSEL
1
rwp
Window watchdog trigger selection
0
B
, external WDI input used as WWD trigger
1
B
, WWD is triggered by SPI write to WWDSCMD register
1
B
WDCYC
0
rwp
Watchdog cycle time
0
B
, 10 µs tick period
1
B
, 100 µs tick period
1
B
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
SPI registers
Datasheet
91
Rev. 1.0
2020-04-08