Rev. 1.00
156
��ne ��� �01�
Rev. 1.00
15�
��ne ��� �01�
HT66FM5440
Brushless DC Motor A/D Flash MCU
HT66FM5440
Brushless DC Motor A/D Flash MCU
Enabling/Disabling the UART Interface
The basic on/off function of the internal UART function is controlled using the UARTEN bit in the
UCR1 register. If the UARTEN, TXEN and RXEN bits are set, then these two UART pins will act
as normal TX output pin and RX input pin respectively. If no data is being transmitted on the TX
pin, then it will default to a logic high value.
Clearing the UARTEN bit will disable the TX and RX pins and allow these two pins to be used as
normal I/O or other pin-shared functional pins by configuring the corresponding pin-shared control
bits. When the UART function is disabled the buffer will be reset to an empty condition, at the same
time discarding any remaining residual data. Disabling the UART will also reset the error and status
flags with bits TXEN, RXEN, TXBRK, RXIF, OERR, FERR, PERR and NF being cleared while
bits TIDLE, TXIF and RIDLE will be set. The remaining control bits in the UCR1, UCR2 and BRG
registers will remain unaffected. If the UARTEN bit in the UCR1 register is cleared while the UART
is active, then all pending transmissions and receptions will be immediately suspended and the
UART will be reset to a condition as defined above. If the UART is then subsequently re-enabled, it
will restart again in the same configuration.
Data, Parity and Stop Bit Selection
The format of the data to be transferred is composed of various factors such as data bit length,
parity on/off, parity type, address bits and the number of stop bits. These factors are determined by
the setup of various bits within the UCR1 register. The BNO bit controls the number of data bits
which can be set to either 8 or 9, the PRT bit controls the choice of odd or even parity, the PREN
bit controls the parity on/off function and the STOPS bit decides whether one or two stop bits are to
be used. The following table shows various formats for data transmission. The address bit, which is
the MSB of the data byte, identifies the frame as an address character or data if the address detect
function is enabled. The number of stop bits, which can be either one or two, is independent of the
data length and is only used for the transmitter. There is only one stop bit for the receiver.
Start Bit
Data Bits
Address Bit
Parity Bit
Stop Bit
Example of 8-bit Data Formats
1
�
0
0
1
1
�
0
1
1
1
�
1
0
1
Example of 9-bit Data Formats
1
9
0
0
1
1
�
0
1
1
1
�
1
0
1
Transmitter Receiver Data FormatThe following diagram shows the transmit and receive waveforms
for both 8-bit and 9-bit data formats.
Bit 0
8-bit Data Format
Bit 1
Stop
Bit
Next
Start
Bit
Start
Bit
Parity Bit
Bit �
Bit 3
Bit 4
Bit 5
Bit 6
Bit �
Bit 0
9-bit Data Format
Bit 1
Start
Bit
Bit �
Bit 3
Bit 4
Bit 5
Bit 6
Stop
Bit
Next
Start
Bit
Parity Bit
Bit �
Bit �