Rev. 1.0, 03/01, page 222 of 280
t
Scyc
t
SCKW
SCK3
Figure 16-4 SCK3 Input Clock Timing
t
Scyc
t
TXD
t
RXS
t
RXH
V
OH
V or V
IH OH
V or V
IL OL
*
*
*
V
OL
*
SCK3
TXD
(transmit data)
RXD
(receive data)
Note:
*
Output timing reference levels
Output high:
Output low:
Load conditions are shown in figure 16-6.
V = 2.0 V
V = 0.8 V
OH
OL
Figure 16-5 Serial Interface 3 Synchronous Mode Input/Output Timing
Summary of Contents for H8/3670F-ZTAT HD64F3670
Page 2: ...Rev 2 0 03 01 page ii of xxiv ...
Page 4: ...Rev 2 0 03 01 page iv of xxiv ...
Page 14: ...Rev 2 0 03 01 page xiv of xxiv ...
Page 20: ...Rev 1 0 03 01 page xx of xxiv ...
Page 24: ...Rev 1 0 03 01 page xxiv of xxiv ...
Page 78: ...Rev 1 0 03 01 page 54 of 280 ...
Page 112: ...Rev 1 0 03 01 page 88 of 280 ...
Page 248: ...Rev 1 0 03 01 page 224 of 280 ...