Rev. 1.0, 03/01, page 143 of 280
Figure 11-16 shows the output compare timing.
GRA to GRD
TCNT
TCNT input
clock
φ
N
N
N+1
Compare
match signal
FTIOA to FTIOD
Figure 11-16 Output Compare Output Timing
11.5.3
Input Capture Timing
Input capture on the rising edge, falling edge, or both edges can be selected through settings in
TIOR0 and TIOR1. Figure 11-17 shows the timing when the falling edge is selected. The pulse
width of the input capture signal must be at least two system clock (
φ
) cycles; shorter pulses will
not be detected correctly.
TCNT
Input capture
input
ø
N–1
N
N+1
N+2
N
GRA to GRD
Input capture
signal
Figure 11-17 Input Capture Input Signal Timing
Summary of Contents for H8/3670F-ZTAT HD64F3670
Page 2: ...Rev 2 0 03 01 page ii of xxiv ...
Page 4: ...Rev 2 0 03 01 page iv of xxiv ...
Page 14: ...Rev 2 0 03 01 page xiv of xxiv ...
Page 20: ...Rev 1 0 03 01 page xx of xxiv ...
Page 24: ...Rev 1 0 03 01 page xxiv of xxiv ...
Page 78: ...Rev 1 0 03 01 page 54 of 280 ...
Page 112: ...Rev 1 0 03 01 page 88 of 280 ...
Page 248: ...Rev 1 0 03 01 page 224 of 280 ...