3 Development Board Circuit
3.9 MIPI CSI
DBUG375-1.2E
19(34)
Name
FPGA Pin No. BANK
I/O Level Description
DSI_LP_D1n
A6
0
1.2V
LP single-ended data 1
DSI_LP_D1p
B7
0
1.2V
LP single-ended data 1
DSI_LP_CLKn B6
0
1.2V
LP single-ended clock
DSI_LP_CLKp D7
0
1.2V
LP single-ended clock
DSI_LP_D2n
D6
0
1.2V
LP single-ended data 2
DSI_LP_D2p
C6
0
1.2V
LP single-ended data 2
DSI_LP_D3n
A4
0
1.2V
LP single-ended data 3
DSI_LP_D3p
A5
0
1.2V
LP single-ended data 3
DSI_RSTn
A16
1
2.5V
Reset signal
DSI_CABC
B16
1
2.5V
Backlighting control signal
DSI_TE
D16
1
2.5V
Tearing effect output signal
3.9
MIPI CSI
3.9.1
Introduction
MIPI CSI uses 15pin connector with 1mm pitch. The interface includes
3 pairs of differential signals, among which one for clock and two for data.
Differential signals of three lanes are simultaneously channeled to the
double rows pin of 20pin with 2.00mm pitch.
Figure 3-9 Connection Diagram of MIPI CSI
1
J25
10
2
3
4
5
6
7
8
9
11
12
13
14
15
CSI_D0n
3.3V
CSI_D0p
CSI_D1n
CSI_D1p
CSI_CLKn
CSI_CLKp
CSI_RESET
CSI_CLK
CSI_SCL
CSI_SDA
CSI_D0n
CSI_D0p
CSI_LP_D0n
CSI_LP_D0p
CSI_D1n
CSI_D1p
CSI_LP_D1n
CSI_LP_D1p
CSI_CLKn
CSI_CLKp
CSI_LP_CLKn
CSI_LP_CLKp
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
CSI_D0p
CSI_D1p
CSI_CLKp
CSI_D0n
CSI_D1n
CSI_CLKn
J10